@section RelocationsBFD maintains relocations in much the same way it maintainssymbols: they are left alone until required, then read inen-masse and translated into an internal form. A commonroutine @code{bfd_perform_relocation} acts upon thecanonical form to do the fixup.Relocations are maintained on a per section basis,while symbols are maintained on a per BFD basis.All that a back end has to do to fit the BFD interface is to createa @code{struct reloc_cache_entry} for each relocationin a particular section, and fill in the right bits of the structures.@menu* typedef arelent::* howto manager::@end menu@node typedef arelent, howto manager, Relocations, Relocations@subsection typedef arelentThis is the structure of a relocation entry:@exampletypedef enum bfd_reloc_status@{/* No errors detected. */bfd_reloc_ok,/* The relocation was performed, but there was an overflow. */bfd_reloc_overflow,/* The address to relocate was not within the section supplied. */bfd_reloc_outofrange,/* Used by special functions. */bfd_reloc_continue,/* Unsupported relocation size requested. */bfd_reloc_notsupported,/* Unused. */bfd_reloc_other,/* The symbol to relocate against was undefined. */bfd_reloc_undefined,/* The relocation was performed, but may not be ok - presentlygenerated only when linking i960 coff files with i960 b.outsymbols. If this type is returned, the error_message argumentto bfd_perform_relocation will be set. */bfd_reloc_dangerous@}bfd_reloc_status_type;typedef struct reloc_cache_entry@{/* A pointer into the canonical table of pointers. */struct bfd_symbol **sym_ptr_ptr;/* offset in section. */bfd_size_type address;/* addend for relocation value. */bfd_vma addend;/* Pointer to how to perform the required relocation. */reloc_howto_type *howto;@}arelent;@end example@strong{Description}@*Here is a description of each of the fields within an @code{arelent}:@itemize @bullet@item@code{sym_ptr_ptr}@end itemizeThe symbol table pointer points to a pointer to the symbolassociated with the relocation request. It is the pointerinto the table returned by the back end's@code{canonicalize_symtab} action. @xref{Symbols}. The symbol isreferenced through a pointer to a pointer so that tools likethe linker can fix up all the symbols of the same name bymodifying only one pointer. The relocation routine looks inthe symbol and uses the base of the section the symbol isattached to and the value of the symbol as the initialrelocation offset. If the symbol pointer is zero, then thesection provided is looked up.@itemize @bullet@item@code{address}@end itemizeThe @code{address} field gives the offset in bytes from the base ofthe section data which owns the relocation record to the firstbyte of relocatable information. The actual data relocatedwill be relative to this point; for example, a relocationtype which modifies the bottom two bytes of a four byte wordwould not touch the first byte pointed to in a big endianworld.@itemize @bullet@item@code{addend}@end itemizeThe @code{addend} is a value provided by the back end to be added (!)to the relocation offset. Its interpretation is dependent uponthe howto. For example, on the 68k the code:@examplechar foo[];main()@{return foo[0x12345678];@}@end exampleCould be compiled into:@examplelinkw fp,#-4moveb @@#12345678,d0extbl d0unlk fprts@end exampleThis could create a reloc pointing to @code{foo}, but leave theoffset in the data, something like:@exampleRELOCATION RECORDS FOR [.text]:offset type value00000006 32 _foo00000000 4e56 fffc ; linkw fp,#-400000004 1039 1234 5678 ; moveb @@#12345678,d00000000a 49c0 ; extbl d00000000c 4e5e ; unlk fp0000000e 4e75 ; rts@end exampleUsing coff and an 88k, some instructions don't have enoughspace in them to represent the full address range, andpointers have to be loaded in two parts. So you'd get something like:@exampleor.u r13,r0,hi16(_foo+0x12345678)ld.b r2,r13,lo16(_foo+0x12345678)jmp r1@end exampleThis should create two relocs, both pointing to @code{_foo}, and with0x12340000 in their addend field. The data would consist of:@exampleRELOCATION RECORDS FOR [.text]:offset type value00000002 HVRT16 _foo+0x1234000000000006 LVRT16 _foo+0x1234000000000000 5da05678 ; or.u r13,r0,0x567800000004 1c4d5678 ; ld.b r2,r13,0x567800000008 f400c001 ; jmp r1@end exampleThe relocation routine digs out the value from the data, addsit to the addend to get the original offset, and then adds thevalue of @code{_foo}. Note that all 32 bits have to be kept aroundsomewhere, to cope with carry from bit 15 to bit 16.One further example is the sparc and the a.out format. Thesparc has a similar problem to the 88k, in that someinstructions don't have room for an entire offset, but on thesparc the parts are created in odd sized lumps. The designers ofthe a.out format chose to not use the data within the sectionfor storing part of the offset; all the offset is kept withinthe reloc. Anything in the data should be ignored.@examplesave %sp,-112,%spsethi %hi(_foo+0x12345678),%g2ldsb [%g2+%lo(_foo+0x12345678)],%i0retrestore@end exampleBoth relocs contain a pointer to @code{foo}, and the offsetscontain junk.@exampleRELOCATION RECORDS FOR [.text]:offset type value00000004 HI22 _foo+0x1234567800000008 LO10 _foo+0x1234567800000000 9de3bf90 ; save %sp,-112,%sp00000004 05000000 ; sethi %hi(_foo+0),%g200000008 f048a000 ; ldsb [%g2+%lo(_foo+0)],%i00000000c 81c7e008 ; ret00000010 81e80000 ; restore@end example@itemize @bullet@item@code{howto}@end itemizeThe @code{howto} field can be imagined as arelocation instruction. It is a pointer to a structure whichcontains information on what to do with all of the otherinformation in the reloc record and data section. A back endwould normally have a relocation instruction set and turnrelocations into pointers to the correct structure on input -but it would be possible to create each howto field on demand.@subsubsection @code{enum complain_overflow}Indicates what sort of overflow checking should be done whenperforming a relocation.@exampleenum complain_overflow@{/* Do not complain on overflow. */complain_overflow_dont,/* Complain if the value overflows when considered as a signednumber one bit larger than the field. ie. A bitfield of N bitsis allowed to represent -2**n to 2**n-1. */complain_overflow_bitfield,/* Complain if the value overflows when considered as a signednumber. */complain_overflow_signed,/* Complain if the value overflows when considered as anunsigned number. */complain_overflow_unsigned@};@end example@subsubsection @code{reloc_howto_type}The @code{reloc_howto_type} is a structure which contains all theinformation that libbfd needs to know to tie up a back end's data.@examplestruct bfd_symbol; /* Forward declaration. */struct reloc_howto_struct@{/* The type field has mainly a documentary use - the back end cando what it wants with it, though normally the back end'sexternal idea of what a reloc number is storedin this field. For example, a PC relative word relocationin a coff environment has the type 023 - because that'swhat the outside world calls a R_PCRWORD reloc. */unsigned int type;/* The value the final relocation is shifted right by. This dropsunwanted data from the relocation. */unsigned int rightshift;/* The size of the item to be relocated. This is *not* apower-of-two measure. To get the number of bytes operatedon by a type of relocation, use bfd_get_reloc_size. */int size;/* The number of bits in the item to be relocated. This is usedwhen doing overflow checking. */unsigned int bitsize;/* Notes that the relocation is relative to the location in thedata section of the addend. The relocation function willsubtract from the relocation value the address of the locationbeing relocated. */bfd_boolean pc_relative;/* The bit position of the reloc value in the destination.The relocated value is left shifted by this amount. */unsigned int bitpos;/* What type of overflow error should be checked for whenrelocating. */enum complain_overflow complain_on_overflow;/* If this field is non null, then the supplied function iscalled rather than the normal function. This allows reallystrange relocation methods to be accommodated (e.g., i960 calljinstructions). */bfd_reloc_status_type (*special_function)(bfd *, arelent *, struct bfd_symbol *, void *, asection *,bfd *, char **);/* The textual name of the relocation type. */char *name;/* Some formats record a relocation addend in the section contentsrather than with the relocation. For ELF formats this is thedistinction between USE_REL and USE_RELA (though the code checksfor USE_REL == 1/0). The value of this field is TRUE if theaddend is recorded with the section contents; when performing apartial link (ld -r) the section contents (the data) will bemodified. The value of this field is FALSE if addends arerecorded with the relocation (in arelent.addend); when performinga partial link the relocation will be modified.All relocations for all ELF USE_RELA targets should set this fieldto FALSE (values of TRUE should be looked on with suspicion).However, the converse is not true: not all relocations of all ELFUSE_REL targets set this field to TRUE. Why this is so is peculiarto each particular target. For relocs that aren't used in partiallinks (e.g. GOT stuff) it doesn't matter what this is set to. */bfd_boolean partial_inplace;/* src_mask selects the part of the instruction (or data) to be usedin the relocation sum. If the target relocations don't have anaddend in the reloc, eg. ELF USE_REL, src_mask will normally equaldst_mask to extract the addend from the section contents. Ifrelocations do have an addend in the reloc, eg. ELF USE_RELA, thisfield should be zero. Non-zero values for ELF USE_RELA targets arebogus as in those cases the value in the dst_mask part of thesection contents should be treated as garbage. */bfd_vma src_mask;/* dst_mask selects which parts of the instruction (or data) arereplaced with a relocated value. */bfd_vma dst_mask;/* When some formats create PC relative instructions, they leavethe value of the pc of the place being relocated in the offsetslot of the instruction, so that a PC relative relocation canbe made just by adding in an ordinary offset (e.g., sun3 a.out).Some formats leave the displacement part of an instructionempty (e.g., m88k bcs); this flag signals the fact. */bfd_boolean pcrel_offset;@};@end example@findex The HOWTO Macro@subsubsection @code{The HOWTO Macro}@strong{Description}@*The HOWTO define is horrible and will go away.@example#define HOWTO(C, R, S, B, P, BI, O, SF, NAME, INPLACE, MASKSRC, MASKDST, PC) \@{ (unsigned) C, R, S, B, P, BI, O, SF, NAME, INPLACE, MASKSRC, MASKDST, PC @}@end example@strong{Description}@*And will be replaced with the totally magic way. But for themoment, we are compatible, so do it this way.@example#define NEWHOWTO(FUNCTION, NAME, SIZE, REL, IN) \HOWTO (0, 0, SIZE, 0, REL, 0, complain_overflow_dont, FUNCTION, \NAME, FALSE, 0, 0, IN)@end example@strong{Description}@*This is used to fill in an empty howto entry in an array.@example#define EMPTY_HOWTO(C) \HOWTO ((C), 0, 0, 0, FALSE, 0, complain_overflow_dont, NULL, \NULL, FALSE, 0, 0, FALSE)@end example@strong{Description}@*Helper routine to turn a symbol into a relocation value.@example#define HOWTO_PREPARE(relocation, symbol) \@{ \if (symbol != NULL) \@{ \if (bfd_is_com_section (symbol->section)) \@{ \relocation = 0; \@} \else \@{ \relocation = symbol->value; \@} \@} \@}@end example@findex bfd_get_reloc_size@subsubsection @code{bfd_get_reloc_size}@strong{Synopsis}@exampleunsigned int bfd_get_reloc_size (reloc_howto_type *);@end example@strong{Description}@*For a reloc_howto_type that operates on a fixed number of bytes,this returns the number of bytes operated on.@findex arelent_chain@subsubsection @code{arelent_chain}@strong{Description}@*How relocs are tied together in an @code{asection}:@exampletypedef struct relent_chain@{arelent relent;struct relent_chain *next;@}arelent_chain;@end example@findex bfd_check_overflow@subsubsection @code{bfd_check_overflow}@strong{Synopsis}@examplebfd_reloc_status_type bfd_check_overflow(enum complain_overflow how,unsigned int bitsize,unsigned int rightshift,unsigned int addrsize,bfd_vma relocation);@end example@strong{Description}@*Perform overflow checking on @var{relocation} which has@var{bitsize} significant bits and will be shifted right by@var{rightshift} bits, on a machine with addresses containing@var{addrsize} significant bits. The result is either of@code{bfd_reloc_ok} or @code{bfd_reloc_overflow}.@findex bfd_perform_relocation@subsubsection @code{bfd_perform_relocation}@strong{Synopsis}@examplebfd_reloc_status_type bfd_perform_relocation(bfd *abfd,arelent *reloc_entry,void *data,asection *input_section,bfd *output_bfd,char **error_message);@end example@strong{Description}@*If @var{output_bfd} is supplied to this function, thegenerated image will be relocatable; the relocations arecopied to the output file after they have been changed toreflect the new state of the world. There are two ways ofreflecting the results of partial linkage in an output file:by modifying the output data in place, and by modifying therelocation record. Some native formats (e.g., basic a.out andbasic coff) have no way of specifying an addend in therelocation type, so the addend has to go in the output data.This is no big deal since in these formats the output dataslot will always be big enough for the addend. Complex reloctypes with addends were invented to solve just this problem.The @var{error_message} argument is set to an error message ifthis return @code{bfd_reloc_dangerous}.@findex bfd_install_relocation@subsubsection @code{bfd_install_relocation}@strong{Synopsis}@examplebfd_reloc_status_type bfd_install_relocation(bfd *abfd,arelent *reloc_entry,void *data, bfd_vma data_start,asection *input_section,char **error_message);@end example@strong{Description}@*This looks remarkably like @code{bfd_perform_relocation}, except itdoes not expect that the section contents have been filled in.I.e., it's suitable for use when creating, rather than applyinga relocation.For now, this function should be considered reserved for theassembler.@node howto manager, , typedef arelent, Relocations@subsection The howto managerWhen an application wants to create a relocation, but doesn'tknow what the target machine might call it, it can find out byusing this bit of code.@findex bfd_reloc_code_type@subsubsection @code{bfd_reloc_code_type}@strong{Description}@*The insides of a reloc code. The idea is that, eventually, therewill be one enumerator for every type of relocation we ever do.Pass one of these values to @code{bfd_reloc_type_lookup}, and it'llreturn a howto pointer.This does mean that the application must determine the correctenumerator value; you can't get a howto pointer from a random setof attributes.Here are the possible values for @code{enum bfd_reloc_code_real}:@deffn {} BFD_RELOC_64@deffnx {} BFD_RELOC_32@deffnx {} BFD_RELOC_26@deffnx {} BFD_RELOC_24@deffnx {} BFD_RELOC_16@deffnx {} BFD_RELOC_14@deffnx {} BFD_RELOC_8Basic absolute relocations of N bits.@end deffn@deffn {} BFD_RELOC_64_PCREL@deffnx {} BFD_RELOC_32_PCREL@deffnx {} BFD_RELOC_24_PCREL@deffnx {} BFD_RELOC_16_PCREL@deffnx {} BFD_RELOC_12_PCREL@deffnx {} BFD_RELOC_8_PCRELPC-relative relocations. Sometimes these are relative to the addressof the relocation itself; sometimes they are relative to the start ofthe section containing the relocation. It depends on the specific target.The 24-bit relocation is used in some Intel 960 configurations.@end deffn@deffn {} BFD_RELOC_32_SECRELSection relative relocations. Some targets need this for DWARF2.@end deffn@deffn {} BFD_RELOC_32_GOT_PCREL@deffnx {} BFD_RELOC_16_GOT_PCREL@deffnx {} BFD_RELOC_8_GOT_PCREL@deffnx {} BFD_RELOC_32_GOTOFF@deffnx {} BFD_RELOC_16_GOTOFF@deffnx {} BFD_RELOC_LO16_GOTOFF@deffnx {} BFD_RELOC_HI16_GOTOFF@deffnx {} BFD_RELOC_HI16_S_GOTOFF@deffnx {} BFD_RELOC_8_GOTOFF@deffnx {} BFD_RELOC_64_PLT_PCREL@deffnx {} BFD_RELOC_32_PLT_PCREL@deffnx {} BFD_RELOC_24_PLT_PCREL@deffnx {} BFD_RELOC_16_PLT_PCREL@deffnx {} BFD_RELOC_8_PLT_PCREL@deffnx {} BFD_RELOC_64_PLTOFF@deffnx {} BFD_RELOC_32_PLTOFF@deffnx {} BFD_RELOC_16_PLTOFF@deffnx {} BFD_RELOC_LO16_PLTOFF@deffnx {} BFD_RELOC_HI16_PLTOFF@deffnx {} BFD_RELOC_HI16_S_PLTOFF@deffnx {} BFD_RELOC_8_PLTOFFFor ELF.@end deffn@deffn {} BFD_RELOC_68K_GLOB_DAT@deffnx {} BFD_RELOC_68K_JMP_SLOT@deffnx {} BFD_RELOC_68K_RELATIVERelocations used by 68K ELF.@end deffn@deffn {} BFD_RELOC_32_BASEREL@deffnx {} BFD_RELOC_16_BASEREL@deffnx {} BFD_RELOC_LO16_BASEREL@deffnx {} BFD_RELOC_HI16_BASEREL@deffnx {} BFD_RELOC_HI16_S_BASEREL@deffnx {} BFD_RELOC_8_BASEREL@deffnx {} BFD_RELOC_RVALinkage-table relative.@end deffn@deffn {} BFD_RELOC_8_FFnnAbsolute 8-bit relocation, but used to form an address like 0xFFnn.@end deffn@deffn {} BFD_RELOC_32_PCREL_S2@deffnx {} BFD_RELOC_16_PCREL_S2@deffnx {} BFD_RELOC_23_PCREL_S2These PC-relative relocations are stored as word displacements --i.e., byte displacements shifted right two bits. The 30-bit worddisplacement (<<32_PCREL_S2>> -- 32 bits, shifted 2) is used on theSPARC. (SPARC tools generally refer to this as <<WDISP30>>.) Thesigned 16-bit displacement is used on the MIPS, and the 23-bitdisplacement is used on the Alpha.@end deffn@deffn {} BFD_RELOC_HI22@deffnx {} BFD_RELOC_LO10High 22 bits and low 10 bits of 32-bit value, placed into lower bits ofthe target word. These are used on the SPARC.@end deffn@deffn {} BFD_RELOC_GPREL16@deffnx {} BFD_RELOC_GPREL32For systems that allocate a Global Pointer register, these aredisplacements off that register. These relocation types arehandled specially, because the value the register will have isdecided relatively late.@end deffn@deffn {} BFD_RELOC_I960_CALLJReloc types used for i960/b.out.@end deffn@deffn {} BFD_RELOC_NONE@deffnx {} BFD_RELOC_SPARC_WDISP22@deffnx {} BFD_RELOC_SPARC22@deffnx {} BFD_RELOC_SPARC13@deffnx {} BFD_RELOC_SPARC_GOT10@deffnx {} BFD_RELOC_SPARC_GOT13@deffnx {} BFD_RELOC_SPARC_GOT22@deffnx {} BFD_RELOC_SPARC_PC10@deffnx {} BFD_RELOC_SPARC_PC22@deffnx {} BFD_RELOC_SPARC_WPLT30@deffnx {} BFD_RELOC_SPARC_COPY@deffnx {} BFD_RELOC_SPARC_GLOB_DAT@deffnx {} BFD_RELOC_SPARC_JMP_SLOT@deffnx {} BFD_RELOC_SPARC_RELATIVE@deffnx {} BFD_RELOC_SPARC_UA16@deffnx {} BFD_RELOC_SPARC_UA32@deffnx {} BFD_RELOC_SPARC_UA64SPARC ELF relocations. There is probably some overlap with otherrelocation types already defined.@end deffn@deffn {} BFD_RELOC_SPARC_BASE13@deffnx {} BFD_RELOC_SPARC_BASE22I think these are specific to SPARC a.out (e.g., Sun 4).@end deffn@deffn {} BFD_RELOC_SPARC_64@deffnx {} BFD_RELOC_SPARC_10@deffnx {} BFD_RELOC_SPARC_11@deffnx {} BFD_RELOC_SPARC_OLO10@deffnx {} BFD_RELOC_SPARC_HH22@deffnx {} BFD_RELOC_SPARC_HM10@deffnx {} BFD_RELOC_SPARC_LM22@deffnx {} BFD_RELOC_SPARC_PC_HH22@deffnx {} BFD_RELOC_SPARC_PC_HM10@deffnx {} BFD_RELOC_SPARC_PC_LM22@deffnx {} BFD_RELOC_SPARC_WDISP16@deffnx {} BFD_RELOC_SPARC_WDISP19@deffnx {} BFD_RELOC_SPARC_7@deffnx {} BFD_RELOC_SPARC_6@deffnx {} BFD_RELOC_SPARC_5@deffnx {} BFD_RELOC_SPARC_DISP64@deffnx {} BFD_RELOC_SPARC_PLT32@deffnx {} BFD_RELOC_SPARC_PLT64@deffnx {} BFD_RELOC_SPARC_HIX22@deffnx {} BFD_RELOC_SPARC_LOX10@deffnx {} BFD_RELOC_SPARC_H44@deffnx {} BFD_RELOC_SPARC_M44@deffnx {} BFD_RELOC_SPARC_L44@deffnx {} BFD_RELOC_SPARC_REGISTERSPARC64 relocations@end deffn@deffn {} BFD_RELOC_SPARC_REV32SPARC little endian relocation@end deffn@deffn {} BFD_RELOC_SPARC_TLS_GD_HI22@deffnx {} BFD_RELOC_SPARC_TLS_GD_LO10@deffnx {} BFD_RELOC_SPARC_TLS_GD_ADD@deffnx {} BFD_RELOC_SPARC_TLS_GD_CALL@deffnx {} BFD_RELOC_SPARC_TLS_LDM_HI22@deffnx {} BFD_RELOC_SPARC_TLS_LDM_LO10@deffnx {} BFD_RELOC_SPARC_TLS_LDM_ADD@deffnx {} BFD_RELOC_SPARC_TLS_LDM_CALL@deffnx {} BFD_RELOC_SPARC_TLS_LDO_HIX22@deffnx {} BFD_RELOC_SPARC_TLS_LDO_LOX10@deffnx {} BFD_RELOC_SPARC_TLS_LDO_ADD@deffnx {} BFD_RELOC_SPARC_TLS_IE_HI22@deffnx {} BFD_RELOC_SPARC_TLS_IE_LO10@deffnx {} BFD_RELOC_SPARC_TLS_IE_LD@deffnx {} BFD_RELOC_SPARC_TLS_IE_LDX@deffnx {} BFD_RELOC_SPARC_TLS_IE_ADD@deffnx {} BFD_RELOC_SPARC_TLS_LE_HIX22@deffnx {} BFD_RELOC_SPARC_TLS_LE_LOX10@deffnx {} BFD_RELOC_SPARC_TLS_DTPMOD32@deffnx {} BFD_RELOC_SPARC_TLS_DTPMOD64@deffnx {} BFD_RELOC_SPARC_TLS_DTPOFF32@deffnx {} BFD_RELOC_SPARC_TLS_DTPOFF64@deffnx {} BFD_RELOC_SPARC_TLS_TPOFF32@deffnx {} BFD_RELOC_SPARC_TLS_TPOFF64SPARC TLS relocations@end deffn@deffn {} BFD_RELOC_ALPHA_GPDISP_HI16Alpha ECOFF and ELF relocations. Some of these treat the symbol or"addend" in some special way.For GPDISP_HI16 ("gpdisp") relocations, the symbol is ignored whenwriting; when reading, it will be the absolute section symbol. Theaddend is the displacement in bytes of the "lda" instruction fromthe "ldah" instruction (which is at the address of this reloc).@end deffn@deffn {} BFD_RELOC_ALPHA_GPDISP_LO16For GPDISP_LO16 ("ignore") relocations, the symbol is handled aswith GPDISP_HI16 relocs. The addend is ignored when writing therelocations out, and is filled in with the file's GP value onreading, for convenience.@end deffn@deffn {} BFD_RELOC_ALPHA_GPDISPThe ELF GPDISP relocation is exactly the same as the GPDISP_HI16relocation except that there is no accompanying GPDISP_LO16relocation.@end deffn@deffn {} BFD_RELOC_ALPHA_LITERAL@deffnx {} BFD_RELOC_ALPHA_ELF_LITERAL@deffnx {} BFD_RELOC_ALPHA_LITUSEThe Alpha LITERAL/LITUSE relocs are produced by a symbol reference;the assembler turns it into a LDQ instruction to load the address ofthe symbol, and then fills in a register in the real instruction.The LITERAL reloc, at the LDQ instruction, refers to the .litasection symbol. The addend is ignored when writing, but is filledin with the file's GP value on reading, for convenience, as with theGPDISP_LO16 reloc.The ELF_LITERAL reloc is somewhere between 16_GOTOFF and GPDISP_LO16.It should refer to the symbol to be referenced, as with 16_GOTOFF,but it generates output not based on the position within the .gotsection, but relative to the GP value chosen for the file during thefinal link stage.The LITUSE reloc, on the instruction using the loaded address, givesinformation to the linker that it might be able to use to optimizeaway some literal section references. The symbol is ignored (readas the absolute section symbol), and the "addend" indicates the typeof instruction using the register:1 - "memory" fmt insn2 - byte-manipulation (byte offset reg)3 - jsr (target of branch)@end deffn@deffn {} BFD_RELOC_ALPHA_HINTThe HINT relocation indicates a value that should be filled into the"hint" field of a jmp/jsr/ret instruction, for possible branch-prediction logic which may be provided on some processors.@end deffn@deffn {} BFD_RELOC_ALPHA_LINKAGEThe LINKAGE relocation outputs a linkage pair in the object file,which is filled by the linker.@end deffn@deffn {} BFD_RELOC_ALPHA_CODEADDRThe CODEADDR relocation outputs a STO_CA in the object file,which is filled by the linker.@end deffn@deffn {} BFD_RELOC_ALPHA_GPREL_HI16@deffnx {} BFD_RELOC_ALPHA_GPREL_LO16The GPREL_HI/LO relocations together form a 32-bit offset from theGP register.@end deffn@deffn {} BFD_RELOC_ALPHA_BRSGPLike BFD_RELOC_23_PCREL_S2, except that the source and target mustshare a common GP, and the target address is adjusted forSTO_ALPHA_STD_GPLOAD.@end deffn@deffn {} BFD_RELOC_ALPHA_TLSGD@deffnx {} BFD_RELOC_ALPHA_TLSLDM@deffnx {} BFD_RELOC_ALPHA_DTPMOD64@deffnx {} BFD_RELOC_ALPHA_GOTDTPREL16@deffnx {} BFD_RELOC_ALPHA_DTPREL64@deffnx {} BFD_RELOC_ALPHA_DTPREL_HI16@deffnx {} BFD_RELOC_ALPHA_DTPREL_LO16@deffnx {} BFD_RELOC_ALPHA_DTPREL16@deffnx {} BFD_RELOC_ALPHA_GOTTPREL16@deffnx {} BFD_RELOC_ALPHA_TPREL64@deffnx {} BFD_RELOC_ALPHA_TPREL_HI16@deffnx {} BFD_RELOC_ALPHA_TPREL_LO16@deffnx {} BFD_RELOC_ALPHA_TPREL16Alpha thread-local storage relocations.@end deffn@deffn {} BFD_RELOC_MIPS_JMPBits 27..2 of the relocation address shifted right 2 bits;simple reloc otherwise.@end deffn@deffn {} BFD_RELOC_MIPS16_JMPThe MIPS16 jump instruction.@end deffn@deffn {} BFD_RELOC_MIPS16_GPRELMIPS16 GP relative reloc.@end deffn@deffn {} BFD_RELOC_HI16High 16 bits of 32-bit value; simple reloc.@end deffn@deffn {} BFD_RELOC_HI16_SHigh 16 bits of 32-bit value but the low 16 bits will be signextended and added to form the final result. If the low 16bits form a negative number, we need to add one to the high valueto compensate for the borrow when the low bits are added.@end deffn@deffn {} BFD_RELOC_LO16Low 16 bits.@end deffn@deffn {} BFD_RELOC_HI16_PCRELHigh 16 bits of 32-bit pc-relative value@end deffn@deffn {} BFD_RELOC_HI16_S_PCRELHigh 16 bits of 32-bit pc-relative value, adjusted@end deffn@deffn {} BFD_RELOC_LO16_PCRELLow 16 bits of pc-relative value@end deffn@deffn {} BFD_RELOC_MIPS16_HI16MIPS16 high 16 bits of 32-bit value.@end deffn@deffn {} BFD_RELOC_MIPS16_HI16_SMIPS16 high 16 bits of 32-bit value but the low 16 bits will be signextended and added to form the final result. If the low 16bits form a negative number, we need to add one to the high valueto compensate for the borrow when the low bits are added.@end deffn@deffn {} BFD_RELOC_MIPS16_LO16MIPS16 low 16 bits.@end deffn@deffn {} BFD_RELOC_MIPS_LITERALRelocation against a MIPS literal section.@end deffn@deffn {} BFD_RELOC_MIPS_GOT16@deffnx {} BFD_RELOC_MIPS_CALL16@deffnx {} BFD_RELOC_MIPS_GOT_HI16@deffnx {} BFD_RELOC_MIPS_GOT_LO16@deffnx {} BFD_RELOC_MIPS_CALL_HI16@deffnx {} BFD_RELOC_MIPS_CALL_LO16@deffnx {} BFD_RELOC_MIPS_SUB@deffnx {} BFD_RELOC_MIPS_GOT_PAGE@deffnx {} BFD_RELOC_MIPS_GOT_OFST@deffnx {} BFD_RELOC_MIPS_GOT_DISP@deffnx {} BFD_RELOC_MIPS_SHIFT5@deffnx {} BFD_RELOC_MIPS_SHIFT6@deffnx {} BFD_RELOC_MIPS_INSERT_A@deffnx {} BFD_RELOC_MIPS_INSERT_B@deffnx {} BFD_RELOC_MIPS_DELETE@deffnx {} BFD_RELOC_MIPS_HIGHEST@deffnx {} BFD_RELOC_MIPS_HIGHER@deffnx {} BFD_RELOC_MIPS_SCN_DISP@deffnx {} BFD_RELOC_MIPS_REL16@deffnx {} BFD_RELOC_MIPS_RELGOT@deffnx {} BFD_RELOC_MIPS_JALR@deffnx {} BFD_RELOC_MIPS_TLS_DTPMOD32@deffnx {} BFD_RELOC_MIPS_TLS_DTPREL32@deffnx {} BFD_RELOC_MIPS_TLS_DTPMOD64@deffnx {} BFD_RELOC_MIPS_TLS_DTPREL64@deffnx {} BFD_RELOC_MIPS_TLS_GD@deffnx {} BFD_RELOC_MIPS_TLS_LDM@deffnx {} BFD_RELOC_MIPS_TLS_DTPREL_HI16@deffnx {} BFD_RELOC_MIPS_TLS_DTPREL_LO16@deffnx {} BFD_RELOC_MIPS_TLS_GOTTPREL@deffnx {} BFD_RELOC_MIPS_TLS_TPREL32@deffnx {} BFD_RELOC_MIPS_TLS_TPREL64@deffnx {} BFD_RELOC_MIPS_TLS_TPREL_HI16@deffnx {} BFD_RELOC_MIPS_TLS_TPREL_LO16MIPS ELF relocations.@end deffn@deffn {} BFD_RELOC_MIPS_COPY@deffnx {} BFD_RELOC_MIPS_JUMP_SLOTMIPS ELF relocations (VxWorks extensions).@end deffn@deffn {} BFD_RELOC_FRV_LABEL16@deffnx {} BFD_RELOC_FRV_LABEL24@deffnx {} BFD_RELOC_FRV_LO16@deffnx {} BFD_RELOC_FRV_HI16@deffnx {} BFD_RELOC_FRV_GPREL12@deffnx {} BFD_RELOC_FRV_GPRELU12@deffnx {} BFD_RELOC_FRV_GPREL32@deffnx {} BFD_RELOC_FRV_GPRELHI@deffnx {} BFD_RELOC_FRV_GPRELLO@deffnx {} BFD_RELOC_FRV_GOT12@deffnx {} BFD_RELOC_FRV_GOTHI@deffnx {} BFD_RELOC_FRV_GOTLO@deffnx {} BFD_RELOC_FRV_FUNCDESC@deffnx {} BFD_RELOC_FRV_FUNCDESC_GOT12@deffnx {} BFD_RELOC_FRV_FUNCDESC_GOTHI@deffnx {} BFD_RELOC_FRV_FUNCDESC_GOTLO@deffnx {} BFD_RELOC_FRV_FUNCDESC_VALUE@deffnx {} BFD_RELOC_FRV_FUNCDESC_GOTOFF12@deffnx {} BFD_RELOC_FRV_FUNCDESC_GOTOFFHI@deffnx {} BFD_RELOC_FRV_FUNCDESC_GOTOFFLO@deffnx {} BFD_RELOC_FRV_GOTOFF12@deffnx {} BFD_RELOC_FRV_GOTOFFHI@deffnx {} BFD_RELOC_FRV_GOTOFFLO@deffnx {} BFD_RELOC_FRV_GETTLSOFF@deffnx {} BFD_RELOC_FRV_TLSDESC_VALUE@deffnx {} BFD_RELOC_FRV_GOTTLSDESC12@deffnx {} BFD_RELOC_FRV_GOTTLSDESCHI@deffnx {} BFD_RELOC_FRV_GOTTLSDESCLO@deffnx {} BFD_RELOC_FRV_TLSMOFF12@deffnx {} BFD_RELOC_FRV_TLSMOFFHI@deffnx {} BFD_RELOC_FRV_TLSMOFFLO@deffnx {} BFD_RELOC_FRV_GOTTLSOFF12@deffnx {} BFD_RELOC_FRV_GOTTLSOFFHI@deffnx {} BFD_RELOC_FRV_GOTTLSOFFLO@deffnx {} BFD_RELOC_FRV_TLSOFF@deffnx {} BFD_RELOC_FRV_TLSDESC_RELAX@deffnx {} BFD_RELOC_FRV_GETTLSOFF_RELAX@deffnx {} BFD_RELOC_FRV_TLSOFF_RELAX@deffnx {} BFD_RELOC_FRV_TLSMOFFFujitsu Frv Relocations.@end deffn@deffn {} BFD_RELOC_MN10300_GOTOFF24This is a 24bit GOT-relative reloc for the mn10300.@end deffn@deffn {} BFD_RELOC_MN10300_GOT32This is a 32bit GOT-relative reloc for the mn10300, offset by two bytesin the instruction.@end deffn@deffn {} BFD_RELOC_MN10300_GOT24This is a 24bit GOT-relative reloc for the mn10300, offset by two bytesin the instruction.@end deffn@deffn {} BFD_RELOC_MN10300_GOT16This is a 16bit GOT-relative reloc for the mn10300, offset by two bytesin the instruction.@end deffn@deffn {} BFD_RELOC_MN10300_COPYCopy symbol at runtime.@end deffn@deffn {} BFD_RELOC_MN10300_GLOB_DATCreate GOT entry.@end deffn@deffn {} BFD_RELOC_MN10300_JMP_SLOTCreate PLT entry.@end deffn@deffn {} BFD_RELOC_MN10300_RELATIVEAdjust by program base.@end deffn@deffn {} BFD_RELOC_386_GOT32@deffnx {} BFD_RELOC_386_PLT32@deffnx {} BFD_RELOC_386_COPY@deffnx {} BFD_RELOC_386_GLOB_DAT@deffnx {} BFD_RELOC_386_JUMP_SLOT@deffnx {} BFD_RELOC_386_RELATIVE@deffnx {} BFD_RELOC_386_GOTOFF@deffnx {} BFD_RELOC_386_GOTPC@deffnx {} BFD_RELOC_386_TLS_TPOFF@deffnx {} BFD_RELOC_386_TLS_IE@deffnx {} BFD_RELOC_386_TLS_GOTIE@deffnx {} BFD_RELOC_386_TLS_LE@deffnx {} BFD_RELOC_386_TLS_GD@deffnx {} BFD_RELOC_386_TLS_LDM@deffnx {} BFD_RELOC_386_TLS_LDO_32@deffnx {} BFD_RELOC_386_TLS_IE_32@deffnx {} BFD_RELOC_386_TLS_LE_32@deffnx {} BFD_RELOC_386_TLS_DTPMOD32@deffnx {} BFD_RELOC_386_TLS_DTPOFF32@deffnx {} BFD_RELOC_386_TLS_TPOFF32@deffnx {} BFD_RELOC_386_TLS_GOTDESC@deffnx {} BFD_RELOC_386_TLS_DESC_CALL@deffnx {} BFD_RELOC_386_TLS_DESCi386/elf relocations@end deffn@deffn {} BFD_RELOC_X86_64_GOT32@deffnx {} BFD_RELOC_X86_64_PLT32@deffnx {} BFD_RELOC_X86_64_COPY@deffnx {} BFD_RELOC_X86_64_GLOB_DAT@deffnx {} BFD_RELOC_X86_64_JUMP_SLOT@deffnx {} BFD_RELOC_X86_64_RELATIVE@deffnx {} BFD_RELOC_X86_64_GOTPCREL@deffnx {} BFD_RELOC_X86_64_32S@deffnx {} BFD_RELOC_X86_64_DTPMOD64@deffnx {} BFD_RELOC_X86_64_DTPOFF64@deffnx {} BFD_RELOC_X86_64_TPOFF64@deffnx {} BFD_RELOC_X86_64_TLSGD@deffnx {} BFD_RELOC_X86_64_TLSLD@deffnx {} BFD_RELOC_X86_64_DTPOFF32@deffnx {} BFD_RELOC_X86_64_GOTTPOFF@deffnx {} BFD_RELOC_X86_64_TPOFF32@deffnx {} BFD_RELOC_X86_64_GOTOFF64@deffnx {} BFD_RELOC_X86_64_GOTPC32@deffnx {} BFD_RELOC_X86_64_GOT64@deffnx {} BFD_RELOC_X86_64_GOTPCREL64@deffnx {} BFD_RELOC_X86_64_GOTPC64@deffnx {} BFD_RELOC_X86_64_GOTPLT64@deffnx {} BFD_RELOC_X86_64_PLTOFF64@deffnx {} BFD_RELOC_X86_64_GOTPC32_TLSDESC@deffnx {} BFD_RELOC_X86_64_TLSDESC_CALL@deffnx {} BFD_RELOC_X86_64_TLSDESCx86-64/elf relocations@end deffn@deffn {} BFD_RELOC_NS32K_IMM_8@deffnx {} BFD_RELOC_NS32K_IMM_16@deffnx {} BFD_RELOC_NS32K_IMM_32@deffnx {} BFD_RELOC_NS32K_IMM_8_PCREL@deffnx {} BFD_RELOC_NS32K_IMM_16_PCREL@deffnx {} BFD_RELOC_NS32K_IMM_32_PCREL@deffnx {} BFD_RELOC_NS32K_DISP_8@deffnx {} BFD_RELOC_NS32K_DISP_16@deffnx {} BFD_RELOC_NS32K_DISP_32@deffnx {} BFD_RELOC_NS32K_DISP_8_PCREL@deffnx {} BFD_RELOC_NS32K_DISP_16_PCREL@deffnx {} BFD_RELOC_NS32K_DISP_32_PCRELns32k relocations@end deffn@deffn {} BFD_RELOC_PDP11_DISP_8_PCREL@deffnx {} BFD_RELOC_PDP11_DISP_6_PCRELPDP11 relocations@end deffn@deffn {} BFD_RELOC_PJ_CODE_HI16@deffnx {} BFD_RELOC_PJ_CODE_LO16@deffnx {} BFD_RELOC_PJ_CODE_DIR16@deffnx {} BFD_RELOC_PJ_CODE_DIR32@deffnx {} BFD_RELOC_PJ_CODE_REL16@deffnx {} BFD_RELOC_PJ_CODE_REL32Picojava relocs. Not all of these appear in object files.@end deffn@deffn {} BFD_RELOC_PPC_B26@deffnx {} BFD_RELOC_PPC_BA26@deffnx {} BFD_RELOC_PPC_TOC16@deffnx {} BFD_RELOC_PPC_B16@deffnx {} BFD_RELOC_PPC_B16_BRTAKEN@deffnx {} BFD_RELOC_PPC_B16_BRNTAKEN@deffnx {} BFD_RELOC_PPC_BA16@deffnx {} BFD_RELOC_PPC_BA16_BRTAKEN@deffnx {} BFD_RELOC_PPC_BA16_BRNTAKEN@deffnx {} BFD_RELOC_PPC_COPY@deffnx {} BFD_RELOC_PPC_GLOB_DAT@deffnx {} BFD_RELOC_PPC_JMP_SLOT@deffnx {} BFD_RELOC_PPC_RELATIVE@deffnx {} BFD_RELOC_PPC_LOCAL24PC@deffnx {} BFD_RELOC_PPC_EMB_NADDR32@deffnx {} BFD_RELOC_PPC_EMB_NADDR16@deffnx {} BFD_RELOC_PPC_EMB_NADDR16_LO@deffnx {} BFD_RELOC_PPC_EMB_NADDR16_HI@deffnx {} BFD_RELOC_PPC_EMB_NADDR16_HA@deffnx {} BFD_RELOC_PPC_EMB_SDAI16@deffnx {} BFD_RELOC_PPC_EMB_SDA2I16@deffnx {} BFD_RELOC_PPC_EMB_SDA2REL@deffnx {} BFD_RELOC_PPC_EMB_SDA21@deffnx {} BFD_RELOC_PPC_EMB_MRKREF@deffnx {} BFD_RELOC_PPC_EMB_RELSEC16@deffnx {} BFD_RELOC_PPC_EMB_RELST_LO@deffnx {} BFD_RELOC_PPC_EMB_RELST_HI@deffnx {} BFD_RELOC_PPC_EMB_RELST_HA@deffnx {} BFD_RELOC_PPC_EMB_BIT_FLD@deffnx {} BFD_RELOC_PPC_EMB_RELSDA@deffnx {} BFD_RELOC_PPC64_HIGHER@deffnx {} BFD_RELOC_PPC64_HIGHER_S@deffnx {} BFD_RELOC_PPC64_HIGHEST@deffnx {} BFD_RELOC_PPC64_HIGHEST_S@deffnx {} BFD_RELOC_PPC64_TOC16_LO@deffnx {} BFD_RELOC_PPC64_TOC16_HI@deffnx {} BFD_RELOC_PPC64_TOC16_HA@deffnx {} BFD_RELOC_PPC64_TOC@deffnx {} BFD_RELOC_PPC64_PLTGOT16@deffnx {} BFD_RELOC_PPC64_PLTGOT16_LO@deffnx {} BFD_RELOC_PPC64_PLTGOT16_HI@deffnx {} BFD_RELOC_PPC64_PLTGOT16_HA@deffnx {} BFD_RELOC_PPC64_ADDR16_DS@deffnx {} BFD_RELOC_PPC64_ADDR16_LO_DS@deffnx {} BFD_RELOC_PPC64_GOT16_DS@deffnx {} BFD_RELOC_PPC64_GOT16_LO_DS@deffnx {} BFD_RELOC_PPC64_PLT16_LO_DS@deffnx {} BFD_RELOC_PPC64_SECTOFF_DS@deffnx {} BFD_RELOC_PPC64_SECTOFF_LO_DS@deffnx {} BFD_RELOC_PPC64_TOC16_DS@deffnx {} BFD_RELOC_PPC64_TOC16_LO_DS@deffnx {} BFD_RELOC_PPC64_PLTGOT16_DS@deffnx {} BFD_RELOC_PPC64_PLTGOT16_LO_DSPower(rs6000) and PowerPC relocations.@end deffn@deffn {} BFD_RELOC_PPC_TLS@deffnx {} BFD_RELOC_PPC_DTPMOD@deffnx {} BFD_RELOC_PPC_TPREL16@deffnx {} BFD_RELOC_PPC_TPREL16_LO@deffnx {} BFD_RELOC_PPC_TPREL16_HI@deffnx {} BFD_RELOC_PPC_TPREL16_HA@deffnx {} BFD_RELOC_PPC_TPREL@deffnx {} BFD_RELOC_PPC_DTPREL16@deffnx {} BFD_RELOC_PPC_DTPREL16_LO@deffnx {} BFD_RELOC_PPC_DTPREL16_HI@deffnx {} BFD_RELOC_PPC_DTPREL16_HA@deffnx {} BFD_RELOC_PPC_DTPREL@deffnx {} BFD_RELOC_PPC_GOT_TLSGD16@deffnx {} BFD_RELOC_PPC_GOT_TLSGD16_LO@deffnx {} BFD_RELOC_PPC_GOT_TLSGD16_HI@deffnx {} BFD_RELOC_PPC_GOT_TLSGD16_HA@deffnx {} BFD_RELOC_PPC_GOT_TLSLD16@deffnx {} BFD_RELOC_PPC_GOT_TLSLD16_LO@deffnx {} BFD_RELOC_PPC_GOT_TLSLD16_HI@deffnx {} BFD_RELOC_PPC_GOT_TLSLD16_HA@deffnx {} BFD_RELOC_PPC_GOT_TPREL16@deffnx {} BFD_RELOC_PPC_GOT_TPREL16_LO@deffnx {} BFD_RELOC_PPC_GOT_TPREL16_HI@deffnx {} BFD_RELOC_PPC_GOT_TPREL16_HA@deffnx {} BFD_RELOC_PPC_GOT_DTPREL16@deffnx {} BFD_RELOC_PPC_GOT_DTPREL16_LO@deffnx {} BFD_RELOC_PPC_GOT_DTPREL16_HI@deffnx {} BFD_RELOC_PPC_GOT_DTPREL16_HA@deffnx {} BFD_RELOC_PPC64_TPREL16_DS@deffnx {} BFD_RELOC_PPC64_TPREL16_LO_DS@deffnx {} BFD_RELOC_PPC64_TPREL16_HIGHER@deffnx {} BFD_RELOC_PPC64_TPREL16_HIGHERA@deffnx {} BFD_RELOC_PPC64_TPREL16_HIGHEST@deffnx {} BFD_RELOC_PPC64_TPREL16_HIGHESTA@deffnx {} BFD_RELOC_PPC64_DTPREL16_DS@deffnx {} BFD_RELOC_PPC64_DTPREL16_LO_DS@deffnx {} BFD_RELOC_PPC64_DTPREL16_HIGHER@deffnx {} BFD_RELOC_PPC64_DTPREL16_HIGHERA@deffnx {} BFD_RELOC_PPC64_DTPREL16_HIGHEST@deffnx {} BFD_RELOC_PPC64_DTPREL16_HIGHESTAPowerPC and PowerPC64 thread-local storage relocations.@end deffn@deffn {} BFD_RELOC_I370_D12IBM 370/390 relocations@end deffn@deffn {} BFD_RELOC_CTORThe type of reloc used to build a constructor table - at the momentprobably a 32 bit wide absolute relocation, but the target can choose.It generally does map to one of the other relocation types.@end deffn@deffn {} BFD_RELOC_ARM_PCREL_BRANCHARM 26 bit pc-relative branch. The lowest two bits must be zero and arenot stored in the instruction.@end deffn@deffn {} BFD_RELOC_ARM_PCREL_BLXARM 26 bit pc-relative branch. The lowest bit must be zero and isnot stored in the instruction. The 2nd lowest bit comes from a 1 bitfield in the instruction.@end deffn@deffn {} BFD_RELOC_THUMB_PCREL_BLXThumb 22 bit pc-relative branch. The lowest bit must be zero and isnot stored in the instruction. The 2nd lowest bit comes from a 1 bitfield in the instruction.@end deffn@deffn {} BFD_RELOC_ARM_PCREL_CALLARM 26-bit pc-relative branch for an unconditional BL or BLX instruction.@end deffn@deffn {} BFD_RELOC_ARM_PCREL_JUMPARM 26-bit pc-relative branch for B or conditional BL instruction.@end deffn@deffn {} BFD_RELOC_THUMB_PCREL_BRANCH7@deffnx {} BFD_RELOC_THUMB_PCREL_BRANCH9@deffnx {} BFD_RELOC_THUMB_PCREL_BRANCH12@deffnx {} BFD_RELOC_THUMB_PCREL_BRANCH20@deffnx {} BFD_RELOC_THUMB_PCREL_BRANCH23@deffnx {} BFD_RELOC_THUMB_PCREL_BRANCH25Thumb 7-, 9-, 12-, 20-, 23-, and 25-bit pc-relative branches.The lowest bit must be zero and is not stored in the instruction.Note that the corresponding ELF R_ARM_THM_JUMPnn constant has an"nn" one smaller in all cases. Note further that BRANCH23corresponds to R_ARM_THM_CALL.@end deffn@deffn {} BFD_RELOC_ARM_OFFSET_IMM12-bit immediate offset, used in ARM-format ldr and str instructions.@end deffn@deffn {} BFD_RELOC_ARM_THUMB_OFFSET5-bit immediate offset, used in Thumb-format ldr and str instructions.@end deffn@deffn {} BFD_RELOC_ARM_TARGET1Pc-relative or absolute relocation depending on target. Used forentries in .init_array sections.@end deffn@deffn {} BFD_RELOC_ARM_ROSEGREL32Read-only segment base relative address.@end deffn@deffn {} BFD_RELOC_ARM_SBREL32Data segment base relative address.@end deffn@deffn {} BFD_RELOC_ARM_TARGET2This reloc is used for references to RTTI data from exception handlingtables. The actual definition depends on the target. It may be apc-relative or some form of GOT-indirect relocation.@end deffn@deffn {} BFD_RELOC_ARM_PREL3131-bit PC relative address.@end deffn@deffn {} BFD_RELOC_ARM_JUMP_SLOT@deffnx {} BFD_RELOC_ARM_GLOB_DAT@deffnx {} BFD_RELOC_ARM_GOT32@deffnx {} BFD_RELOC_ARM_PLT32@deffnx {} BFD_RELOC_ARM_RELATIVE@deffnx {} BFD_RELOC_ARM_GOTOFF@deffnx {} BFD_RELOC_ARM_GOTPCRelocations for setting up GOTs and PLTs for shared libraries.@end deffn@deffn {} BFD_RELOC_ARM_TLS_GD32@deffnx {} BFD_RELOC_ARM_TLS_LDO32@deffnx {} BFD_RELOC_ARM_TLS_LDM32@deffnx {} BFD_RELOC_ARM_TLS_DTPOFF32@deffnx {} BFD_RELOC_ARM_TLS_DTPMOD32@deffnx {} BFD_RELOC_ARM_TLS_TPOFF32@deffnx {} BFD_RELOC_ARM_TLS_IE32@deffnx {} BFD_RELOC_ARM_TLS_LE32ARM thread-local storage relocations.@end deffn@deffn {} BFD_RELOC_ARM_IMMEDIATE@deffnx {} BFD_RELOC_ARM_ADRL_IMMEDIATE@deffnx {} BFD_RELOC_ARM_T32_IMMEDIATE@deffnx {} BFD_RELOC_ARM_T32_IMM12@deffnx {} BFD_RELOC_ARM_T32_ADD_PC12@deffnx {} BFD_RELOC_ARM_SHIFT_IMM@deffnx {} BFD_RELOC_ARM_SMC@deffnx {} BFD_RELOC_ARM_SWI@deffnx {} BFD_RELOC_ARM_MULTI@deffnx {} BFD_RELOC_ARM_CP_OFF_IMM@deffnx {} BFD_RELOC_ARM_CP_OFF_IMM_S2@deffnx {} BFD_RELOC_ARM_T32_CP_OFF_IMM@deffnx {} BFD_RELOC_ARM_T32_CP_OFF_IMM_S2@deffnx {} BFD_RELOC_ARM_ADR_IMM@deffnx {} BFD_RELOC_ARM_LDR_IMM@deffnx {} BFD_RELOC_ARM_LITERAL@deffnx {} BFD_RELOC_ARM_IN_POOL@deffnx {} BFD_RELOC_ARM_OFFSET_IMM8@deffnx {} BFD_RELOC_ARM_T32_OFFSET_U8@deffnx {} BFD_RELOC_ARM_T32_OFFSET_IMM@deffnx {} BFD_RELOC_ARM_HWLITERAL@deffnx {} BFD_RELOC_ARM_THUMB_ADD@deffnx {} BFD_RELOC_ARM_THUMB_IMM@deffnx {} BFD_RELOC_ARM_THUMB_SHIFTThese relocs are only used within the ARM assembler. They are not(at present) written to any object files.@end deffn@deffn {} BFD_RELOC_SH_PCDISP8BY2@deffnx {} BFD_RELOC_SH_PCDISP12BY2@deffnx {} BFD_RELOC_SH_IMM3@deffnx {} BFD_RELOC_SH_IMM3U@deffnx {} BFD_RELOC_SH_DISP12@deffnx {} BFD_RELOC_SH_DISP12BY2@deffnx {} BFD_RELOC_SH_DISP12BY4@deffnx {} BFD_RELOC_SH_DISP12BY8@deffnx {} BFD_RELOC_SH_DISP20@deffnx {} BFD_RELOC_SH_DISP20BY8@deffnx {} BFD_RELOC_SH_IMM4@deffnx {} BFD_RELOC_SH_IMM4BY2@deffnx {} BFD_RELOC_SH_IMM4BY4@deffnx {} BFD_RELOC_SH_IMM8@deffnx {} BFD_RELOC_SH_IMM8BY2@deffnx {} BFD_RELOC_SH_IMM8BY4@deffnx {} BFD_RELOC_SH_PCRELIMM8BY2@deffnx {} BFD_RELOC_SH_PCRELIMM8BY4@deffnx {} BFD_RELOC_SH_SWITCH16@deffnx {} BFD_RELOC_SH_SWITCH32@deffnx {} BFD_RELOC_SH_USES@deffnx {} BFD_RELOC_SH_COUNT@deffnx {} BFD_RELOC_SH_ALIGN@deffnx {} BFD_RELOC_SH_CODE@deffnx {} BFD_RELOC_SH_DATA@deffnx {} BFD_RELOC_SH_LABEL@deffnx {} BFD_RELOC_SH_LOOP_START@deffnx {} BFD_RELOC_SH_LOOP_END@deffnx {} BFD_RELOC_SH_COPY@deffnx {} BFD_RELOC_SH_GLOB_DAT@deffnx {} BFD_RELOC_SH_JMP_SLOT@deffnx {} BFD_RELOC_SH_RELATIVE@deffnx {} BFD_RELOC_SH_GOTPC@deffnx {} BFD_RELOC_SH_GOT_LOW16@deffnx {} BFD_RELOC_SH_GOT_MEDLOW16@deffnx {} BFD_RELOC_SH_GOT_MEDHI16@deffnx {} BFD_RELOC_SH_GOT_HI16@deffnx {} BFD_RELOC_SH_GOTPLT_LOW16@deffnx {} BFD_RELOC_SH_GOTPLT_MEDLOW16@deffnx {} BFD_RELOC_SH_GOTPLT_MEDHI16@deffnx {} BFD_RELOC_SH_GOTPLT_HI16@deffnx {} BFD_RELOC_SH_PLT_LOW16@deffnx {} BFD_RELOC_SH_PLT_MEDLOW16@deffnx {} BFD_RELOC_SH_PLT_MEDHI16@deffnx {} BFD_RELOC_SH_PLT_HI16@deffnx {} BFD_RELOC_SH_GOTOFF_LOW16@deffnx {} BFD_RELOC_SH_GOTOFF_MEDLOW16@deffnx {} BFD_RELOC_SH_GOTOFF_MEDHI16@deffnx {} BFD_RELOC_SH_GOTOFF_HI16@deffnx {} BFD_RELOC_SH_GOTPC_LOW16@deffnx {} BFD_RELOC_SH_GOTPC_MEDLOW16@deffnx {} BFD_RELOC_SH_GOTPC_MEDHI16@deffnx {} BFD_RELOC_SH_GOTPC_HI16@deffnx {} BFD_RELOC_SH_COPY64@deffnx {} BFD_RELOC_SH_GLOB_DAT64@deffnx {} BFD_RELOC_SH_JMP_SLOT64@deffnx {} BFD_RELOC_SH_RELATIVE64@deffnx {} BFD_RELOC_SH_GOT10BY4@deffnx {} BFD_RELOC_SH_GOT10BY8@deffnx {} BFD_RELOC_SH_GOTPLT10BY4@deffnx {} BFD_RELOC_SH_GOTPLT10BY8@deffnx {} BFD_RELOC_SH_GOTPLT32@deffnx {} BFD_RELOC_SH_SHMEDIA_CODE@deffnx {} BFD_RELOC_SH_IMMU5@deffnx {} BFD_RELOC_SH_IMMS6@deffnx {} BFD_RELOC_SH_IMMS6BY32@deffnx {} BFD_RELOC_SH_IMMU6@deffnx {} BFD_RELOC_SH_IMMS10@deffnx {} BFD_RELOC_SH_IMMS10BY2@deffnx {} BFD_RELOC_SH_IMMS10BY4@deffnx {} BFD_RELOC_SH_IMMS10BY8@deffnx {} BFD_RELOC_SH_IMMS16@deffnx {} BFD_RELOC_SH_IMMU16@deffnx {} BFD_RELOC_SH_IMM_LOW16@deffnx {} BFD_RELOC_SH_IMM_LOW16_PCREL@deffnx {} BFD_RELOC_SH_IMM_MEDLOW16@deffnx {} BFD_RELOC_SH_IMM_MEDLOW16_PCREL@deffnx {} BFD_RELOC_SH_IMM_MEDHI16@deffnx {} BFD_RELOC_SH_IMM_MEDHI16_PCREL@deffnx {} BFD_RELOC_SH_IMM_HI16@deffnx {} BFD_RELOC_SH_IMM_HI16_PCREL@deffnx {} BFD_RELOC_SH_PT_16@deffnx {} BFD_RELOC_SH_TLS_GD_32@deffnx {} BFD_RELOC_SH_TLS_LD_32@deffnx {} BFD_RELOC_SH_TLS_LDO_32@deffnx {} BFD_RELOC_SH_TLS_IE_32@deffnx {} BFD_RELOC_SH_TLS_LE_32@deffnx {} BFD_RELOC_SH_TLS_DTPMOD32@deffnx {} BFD_RELOC_SH_TLS_DTPOFF32@deffnx {} BFD_RELOC_SH_TLS_TPOFF32Renesas / SuperH SH relocs. Not all of these appear in object files.@end deffn@deffn {} BFD_RELOC_ARC_B22_PCRELARC Cores relocs.ARC 22 bit pc-relative branch. The lowest two bits must be zero and arenot stored in the instruction. The high 20 bits are installed in bits 26through 7 of the instruction.@end deffn@deffn {} BFD_RELOC_ARC_B26ARC 26 bit absolute branch. The lowest two bits must be zero and are notstored in the instruction. The high 24 bits are installed in bits 23through 0.@end deffn@deffn {} BFD_RELOC_BFIN_16_IMMADI Blackfin 16 bit immediate absolute reloc.@end deffn@deffn {} BFD_RELOC_BFIN_16_HIGHADI Blackfin 16 bit immediate absolute reloc higher 16 bits.@end deffn@deffn {} BFD_RELOC_BFIN_4_PCRELADI Blackfin 'a' part of LSETUP.@end deffn@deffn {} BFD_RELOC_BFIN_5_PCRELADI Blackfin.@end deffn@deffn {} BFD_RELOC_BFIN_16_LOWADI Blackfin 16 bit immediate absolute reloc lower 16 bits.@end deffn@deffn {} BFD_RELOC_BFIN_10_PCRELADI Blackfin.@end deffn@deffn {} BFD_RELOC_BFIN_11_PCRELADI Blackfin 'b' part of LSETUP.@end deffn@deffn {} BFD_RELOC_BFIN_12_PCREL_JUMPADI Blackfin.@end deffn@deffn {} BFD_RELOC_BFIN_12_PCREL_JUMP_SADI Blackfin Short jump, pcrel.@end deffn@deffn {} BFD_RELOC_BFIN_24_PCREL_CALL_XADI Blackfin Call.x not implemented.@end deffn@deffn {} BFD_RELOC_BFIN_24_PCREL_JUMP_LADI Blackfin Long Jump pcrel.@end deffn@deffn {} BFD_RELOC_BFIN_GOT17M4@deffnx {} BFD_RELOC_BFIN_GOTHI@deffnx {} BFD_RELOC_BFIN_GOTLO@deffnx {} BFD_RELOC_BFIN_FUNCDESC@deffnx {} BFD_RELOC_BFIN_FUNCDESC_GOT17M4@deffnx {} BFD_RELOC_BFIN_FUNCDESC_GOTHI@deffnx {} BFD_RELOC_BFIN_FUNCDESC_GOTLO@deffnx {} BFD_RELOC_BFIN_FUNCDESC_VALUE@deffnx {} BFD_RELOC_BFIN_FUNCDESC_GOTOFF17M4@deffnx {} BFD_RELOC_BFIN_FUNCDESC_GOTOFFHI@deffnx {} BFD_RELOC_BFIN_FUNCDESC_GOTOFFLO@deffnx {} BFD_RELOC_BFIN_GOTOFF17M4@deffnx {} BFD_RELOC_BFIN_GOTOFFHI@deffnx {} BFD_RELOC_BFIN_GOTOFFLOADI Blackfin FD-PIC relocations.@end deffn@deffn {} BFD_RELOC_BFIN_GOTADI Blackfin GOT relocation.@end deffn@deffn {} BFD_RELOC_BFIN_PLTPCADI Blackfin PLTPC relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_PUSHADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_CONSTADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_ADDADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_SUBADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_MULTADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_DIVADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_MODADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_LSHIFTADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_RSHIFTADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_ANDADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_ORADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_XORADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_LANDADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_LORADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_LENADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_NEGADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_COMPADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_PAGEADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_HWPAGEADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_ARELOC_BFIN_ADDRADI Blackfin arithmetic relocation.@end deffn@deffn {} BFD_RELOC_D10V_10_PCREL_RMitsubishi D10V relocs.This is a 10-bit reloc with the right 2 bitsassumed to be 0.@end deffn@deffn {} BFD_RELOC_D10V_10_PCREL_LMitsubishi D10V relocs.This is a 10-bit reloc with the right 2 bitsassumed to be 0. This is the same as the previous relocexcept it is in the left container, i.e.,shifted left 15 bits.@end deffn@deffn {} BFD_RELOC_D10V_18This is an 18-bit reloc with the right 2 bitsassumed to be 0.@end deffn@deffn {} BFD_RELOC_D10V_18_PCRELThis is an 18-bit reloc with the right 2 bitsassumed to be 0.@end deffn@deffn {} BFD_RELOC_D30V_6Mitsubishi D30V relocs.This is a 6-bit absolute reloc.@end deffn@deffn {} BFD_RELOC_D30V_9_PCRELThis is a 6-bit pc-relative reloc withthe right 3 bits assumed to be 0.@end deffn@deffn {} BFD_RELOC_D30V_9_PCREL_RThis is a 6-bit pc-relative reloc withthe right 3 bits assumed to be 0. Sameas the previous reloc but on the right sideof the container.@end deffn@deffn {} BFD_RELOC_D30V_15This is a 12-bit absolute reloc with theright 3 bitsassumed to be 0.@end deffn@deffn {} BFD_RELOC_D30V_15_PCRELThis is a 12-bit pc-relative reloc withthe right 3 bits assumed to be 0.@end deffn@deffn {} BFD_RELOC_D30V_15_PCREL_RThis is a 12-bit pc-relative reloc withthe right 3 bits assumed to be 0. Sameas the previous reloc but on the right sideof the container.@end deffn@deffn {} BFD_RELOC_D30V_21This is an 18-bit absolute reloc withthe right 3 bits assumed to be 0.@end deffn@deffn {} BFD_RELOC_D30V_21_PCRELThis is an 18-bit pc-relative reloc withthe right 3 bits assumed to be 0.@end deffn@deffn {} BFD_RELOC_D30V_21_PCREL_RThis is an 18-bit pc-relative reloc withthe right 3 bits assumed to be 0. Sameas the previous reloc but on the right sideof the container.@end deffn@deffn {} BFD_RELOC_D30V_32This is a 32-bit absolute reloc.@end deffn@deffn {} BFD_RELOC_D30V_32_PCRELThis is a 32-bit pc-relative reloc.@end deffn@deffn {} BFD_RELOC_DLX_HI16_SDLX relocs@end deffn@deffn {} BFD_RELOC_DLX_LO16DLX relocs@end deffn@deffn {} BFD_RELOC_DLX_JMP26DLX relocs@end deffn@deffn {} BFD_RELOC_M32C_HI8@deffnx {} BFD_RELOC_M32C_RL_JUMP@deffnx {} BFD_RELOC_M32C_RL_1ADDR@deffnx {} BFD_RELOC_M32C_RL_2ADDRRenesas M16C/M32C Relocations.@end deffn@deffn {} BFD_RELOC_M32R_24Renesas M32R (formerly Mitsubishi M32R) relocs.This is a 24 bit absolute address.@end deffn@deffn {} BFD_RELOC_M32R_10_PCRELThis is a 10-bit pc-relative reloc with the right 2 bits assumed to be 0.@end deffn@deffn {} BFD_RELOC_M32R_18_PCRELThis is an 18-bit reloc with the right 2 bits assumed to be 0.@end deffn@deffn {} BFD_RELOC_M32R_26_PCRELThis is a 26-bit reloc with the right 2 bits assumed to be 0.@end deffn@deffn {} BFD_RELOC_M32R_HI16_ULOThis is a 16-bit reloc containing the high 16 bits of an addressused when the lower 16 bits are treated as unsigned.@end deffn@deffn {} BFD_RELOC_M32R_HI16_SLOThis is a 16-bit reloc containing the high 16 bits of an addressused when the lower 16 bits are treated as signed.@end deffn@deffn {} BFD_RELOC_M32R_LO16This is a 16-bit reloc containing the lower 16 bits of an address.@end deffn@deffn {} BFD_RELOC_M32R_SDA16This is a 16-bit reloc containing the small data area offset for use inadd3, load, and store instructions.@end deffn@deffn {} BFD_RELOC_M32R_GOT24@deffnx {} BFD_RELOC_M32R_26_PLTREL@deffnx {} BFD_RELOC_M32R_COPY@deffnx {} BFD_RELOC_M32R_GLOB_DAT@deffnx {} BFD_RELOC_M32R_JMP_SLOT@deffnx {} BFD_RELOC_M32R_RELATIVE@deffnx {} BFD_RELOC_M32R_GOTOFF@deffnx {} BFD_RELOC_M32R_GOTOFF_HI_ULO@deffnx {} BFD_RELOC_M32R_GOTOFF_HI_SLO@deffnx {} BFD_RELOC_M32R_GOTOFF_LO@deffnx {} BFD_RELOC_M32R_GOTPC24@deffnx {} BFD_RELOC_M32R_GOT16_HI_ULO@deffnx {} BFD_RELOC_M32R_GOT16_HI_SLO@deffnx {} BFD_RELOC_M32R_GOT16_LO@deffnx {} BFD_RELOC_M32R_GOTPC_HI_ULO@deffnx {} BFD_RELOC_M32R_GOTPC_HI_SLO@deffnx {} BFD_RELOC_M32R_GOTPC_LOFor PIC.@end deffn@deffn {} BFD_RELOC_V850_9_PCRELThis is a 9-bit reloc@end deffn@deffn {} BFD_RELOC_V850_22_PCRELThis is a 22-bit reloc@end deffn@deffn {} BFD_RELOC_V850_SDA_16_16_OFFSETThis is a 16 bit offset from the short data area pointer.@end deffn@deffn {} BFD_RELOC_V850_SDA_15_16_OFFSETThis is a 16 bit offset (of which only 15 bits are used) from theshort data area pointer.@end deffn@deffn {} BFD_RELOC_V850_ZDA_16_16_OFFSETThis is a 16 bit offset from the zero data area pointer.@end deffn@deffn {} BFD_RELOC_V850_ZDA_15_16_OFFSETThis is a 16 bit offset (of which only 15 bits are used) from thezero data area pointer.@end deffn@deffn {} BFD_RELOC_V850_TDA_6_8_OFFSETThis is an 8 bit offset (of which only 6 bits are used) from thetiny data area pointer.@end deffn@deffn {} BFD_RELOC_V850_TDA_7_8_OFFSETThis is an 8bit offset (of which only 7 bits are used) from the tinydata area pointer.@end deffn@deffn {} BFD_RELOC_V850_TDA_7_7_OFFSETThis is a 7 bit offset from the tiny data area pointer.@end deffn@deffn {} BFD_RELOC_V850_TDA_16_16_OFFSETThis is a 16 bit offset from the tiny data area pointer.@end deffn@deffn {} BFD_RELOC_V850_TDA_4_5_OFFSETThis is a 5 bit offset (of which only 4 bits are used) from the tinydata area pointer.@end deffn@deffn {} BFD_RELOC_V850_TDA_4_4_OFFSETThis is a 4 bit offset from the tiny data area pointer.@end deffn@deffn {} BFD_RELOC_V850_SDA_16_16_SPLIT_OFFSETThis is a 16 bit offset from the short data area pointer, with thebits placed non-contiguously in the instruction.@end deffn@deffn {} BFD_RELOC_V850_ZDA_16_16_SPLIT_OFFSETThis is a 16 bit offset from the zero data area pointer, with thebits placed non-contiguously in the instruction.@end deffn@deffn {} BFD_RELOC_V850_CALLT_6_7_OFFSETThis is a 6 bit offset from the call table base pointer.@end deffn@deffn {} BFD_RELOC_V850_CALLT_16_16_OFFSETThis is a 16 bit offset from the call table base pointer.@end deffn@deffn {} BFD_RELOC_V850_LONGCALLUsed for relaxing indirect function calls.@end deffn@deffn {} BFD_RELOC_V850_LONGJUMPUsed for relaxing indirect jumps.@end deffn@deffn {} BFD_RELOC_V850_ALIGNUsed to maintain alignment whilst relaxing.@end deffn@deffn {} BFD_RELOC_V850_LO16_SPLIT_OFFSETThis is a variation of BFD_RELOC_LO16 that can be used in v850e ld.buinstructions.@end deffn@deffn {} BFD_RELOC_MN10300_32_PCRELThis is a 32bit pcrel reloc for the mn10300, offset by two bytes in theinstruction.@end deffn@deffn {} BFD_RELOC_MN10300_16_PCRELThis is a 16bit pcrel reloc for the mn10300, offset by two bytes in theinstruction.@end deffn@deffn {} BFD_RELOC_TIC30_LDPThis is a 8bit DP reloc for the tms320c30, where the mostsignificant 8 bits of a 24 bit word are placed into the leastsignificant 8 bits of the opcode.@end deffn@deffn {} BFD_RELOC_TIC54X_PARTLS7This is a 7bit reloc for the tms320c54x, where the leastsignificant 7 bits of a 16 bit word are placed into the leastsignificant 7 bits of the opcode.@end deffn@deffn {} BFD_RELOC_TIC54X_PARTMS9This is a 9bit DP reloc for the tms320c54x, where the mostsignificant 9 bits of a 16 bit word are placed into the leastsignificant 9 bits of the opcode.@end deffn@deffn {} BFD_RELOC_TIC54X_23This is an extended address 23-bit reloc for the tms320c54x.@end deffn@deffn {} BFD_RELOC_TIC54X_16_OF_23This is a 16-bit reloc for the tms320c54x, where the leastsignificant 16 bits of a 23-bit extended address are placed intothe opcode.@end deffn@deffn {} BFD_RELOC_TIC54X_MS7_OF_23This is a reloc for the tms320c54x, where the mostsignificant 7 bits of a 23-bit extended address are placed intothe opcode.@end deffn@deffn {} BFD_RELOC_FR30_48This is a 48 bit reloc for the FR30 that stores 32 bits.@end deffn@deffn {} BFD_RELOC_FR30_20This is a 32 bit reloc for the FR30 that stores 20 bits split up intotwo sections.@end deffn@deffn {} BFD_RELOC_FR30_6_IN_4This is a 16 bit reloc for the FR30 that stores a 6 bit word offset in4 bits.@end deffn@deffn {} BFD_RELOC_FR30_8_IN_8This is a 16 bit reloc for the FR30 that stores an 8 bit byte offsetinto 8 bits.@end deffn@deffn {} BFD_RELOC_FR30_9_IN_8This is a 16 bit reloc for the FR30 that stores a 9 bit short offsetinto 8 bits.@end deffn@deffn {} BFD_RELOC_FR30_10_IN_8This is a 16 bit reloc for the FR30 that stores a 10 bit word offsetinto 8 bits.@end deffn@deffn {} BFD_RELOC_FR30_9_PCRELThis is a 16 bit reloc for the FR30 that stores a 9 bit pc relativeshort offset into 8 bits.@end deffn@deffn {} BFD_RELOC_FR30_12_PCRELThis is a 16 bit reloc for the FR30 that stores a 12 bit pc relativeshort offset into 11 bits.@end deffn@deffn {} BFD_RELOC_MCORE_PCREL_IMM8BY4@deffnx {} BFD_RELOC_MCORE_PCREL_IMM11BY2@deffnx {} BFD_RELOC_MCORE_PCREL_IMM4BY2@deffnx {} BFD_RELOC_MCORE_PCREL_32@deffnx {} BFD_RELOC_MCORE_PCREL_JSR_IMM11BY2@deffnx {} BFD_RELOC_MCORE_RVAMotorola Mcore relocations.@end deffn@deffn {} BFD_RELOC_MMIX_GETA@deffnx {} BFD_RELOC_MMIX_GETA_1@deffnx {} BFD_RELOC_MMIX_GETA_2@deffnx {} BFD_RELOC_MMIX_GETA_3These are relocations for the GETA instruction.@end deffn@deffn {} BFD_RELOC_MMIX_CBRANCH@deffnx {} BFD_RELOC_MMIX_CBRANCH_J@deffnx {} BFD_RELOC_MMIX_CBRANCH_1@deffnx {} BFD_RELOC_MMIX_CBRANCH_2@deffnx {} BFD_RELOC_MMIX_CBRANCH_3These are relocations for a conditional branch instruction.@end deffn@deffn {} BFD_RELOC_MMIX_PUSHJ@deffnx {} BFD_RELOC_MMIX_PUSHJ_1@deffnx {} BFD_RELOC_MMIX_PUSHJ_2@deffnx {} BFD_RELOC_MMIX_PUSHJ_3@deffnx {} BFD_RELOC_MMIX_PUSHJ_STUBBABLEThese are relocations for the PUSHJ instruction.@end deffn@deffn {} BFD_RELOC_MMIX_JMP@deffnx {} BFD_RELOC_MMIX_JMP_1@deffnx {} BFD_RELOC_MMIX_JMP_2@deffnx {} BFD_RELOC_MMIX_JMP_3These are relocations for the JMP instruction.@end deffn@deffn {} BFD_RELOC_MMIX_ADDR19This is a relocation for a relative address as in a GETA instruction ora branch.@end deffn@deffn {} BFD_RELOC_MMIX_ADDR27This is a relocation for a relative address as in a JMP instruction.@end deffn@deffn {} BFD_RELOC_MMIX_REG_OR_BYTEThis is a relocation for an instruction field that may be a generalregister or a value 0..255.@end deffn@deffn {} BFD_RELOC_MMIX_REGThis is a relocation for an instruction field that may be a generalregister.@end deffn@deffn {} BFD_RELOC_MMIX_BASE_PLUS_OFFSETThis is a relocation for two instruction fields holding a register andan offset, the equivalent of the relocation.@end deffn@deffn {} BFD_RELOC_MMIX_LOCALThis relocation is an assertion that the expression is not allocated asa global register. It does not modify contents.@end deffn@deffn {} BFD_RELOC_AVR_7_PCRELThis is a 16 bit reloc for the AVR that stores 8 bit pc relativeshort offset into 7 bits.@end deffn@deffn {} BFD_RELOC_AVR_13_PCRELThis is a 16 bit reloc for the AVR that stores 13 bit pc relativeshort offset into 12 bits.@end deffn@deffn {} BFD_RELOC_AVR_16_PMThis is a 16 bit reloc for the AVR that stores 17 bit value (usuallyprogram memory address) into 16 bits.@end deffn@deffn {} BFD_RELOC_AVR_LO8_LDIThis is a 16 bit reloc for the AVR that stores 8 bit value (usuallydata memory address) into 8 bit immediate value of LDI insn.@end deffn@deffn {} BFD_RELOC_AVR_HI8_LDIThis is a 16 bit reloc for the AVR that stores 8 bit value (high 8 bitof data memory address) into 8 bit immediate value of LDI insn.@end deffn@deffn {} BFD_RELOC_AVR_HH8_LDIThis is a 16 bit reloc for the AVR that stores 8 bit value (most high 8 bitof program memory address) into 8 bit immediate value of LDI insn.@end deffn@deffn {} BFD_RELOC_AVR_MS8_LDIThis is a 16 bit reloc for the AVR that stores 8 bit value (most high 8 bitof 32 bit value) into 8 bit immediate value of LDI insn.@end deffn@deffn {} BFD_RELOC_AVR_LO8_LDI_NEGThis is a 16 bit reloc for the AVR that stores negated 8 bit value(usually data memory address) into 8 bit immediate value of SUBI insn.@end deffn@deffn {} BFD_RELOC_AVR_HI8_LDI_NEGThis is a 16 bit reloc for the AVR that stores negated 8 bit value(high 8 bit of data memory address) into 8 bit immediate value ofSUBI insn.@end deffn@deffn {} BFD_RELOC_AVR_HH8_LDI_NEGThis is a 16 bit reloc for the AVR that stores negated 8 bit value(most high 8 bit of program memory address) into 8 bit immediate valueof LDI or SUBI insn.@end deffn@deffn {} BFD_RELOC_AVR_MS8_LDI_NEGThis is a 16 bit reloc for the AVR that stores negated 8 bit value (msbof 32 bit value) into 8 bit immediate value of LDI insn.@end deffn@deffn {} BFD_RELOC_AVR_LO8_LDI_PMThis is a 16 bit reloc for the AVR that stores 8 bit value (usuallycommand address) into 8 bit immediate value of LDI insn.@end deffn@deffn {} BFD_RELOC_AVR_HI8_LDI_PMThis is a 16 bit reloc for the AVR that stores 8 bit value (high 8 bitof command address) into 8 bit immediate value of LDI insn.@end deffn@deffn {} BFD_RELOC_AVR_HH8_LDI_PMThis is a 16 bit reloc for the AVR that stores 8 bit value (most high 8 bitof command address) into 8 bit immediate value of LDI insn.@end deffn@deffn {} BFD_RELOC_AVR_LO8_LDI_PM_NEGThis is a 16 bit reloc for the AVR that stores negated 8 bit value(usually command address) into 8 bit immediate value of SUBI insn.@end deffn@deffn {} BFD_RELOC_AVR_HI8_LDI_PM_NEGThis is a 16 bit reloc for the AVR that stores negated 8 bit value(high 8 bit of 16 bit command address) into 8 bit immediate valueof SUBI insn.@end deffn@deffn {} BFD_RELOC_AVR_HH8_LDI_PM_NEGThis is a 16 bit reloc for the AVR that stores negated 8 bit value(high 6 bit of 22 bit command address) into 8 bit immediatevalue of SUBI insn.@end deffn@deffn {} BFD_RELOC_AVR_CALLThis is a 32 bit reloc for the AVR that stores 23 bit valueinto 22 bits.@end deffn@deffn {} BFD_RELOC_AVR_LDIThis is a 16 bit reloc for the AVR that stores all needed bitsfor absolute addressing with ldi with overflow check to linktime@end deffn@deffn {} BFD_RELOC_AVR_6This is a 6 bit reloc for the AVR that stores offset for ldd/stdinstructions@end deffn@deffn {} BFD_RELOC_AVR_6_ADIWThis is a 6 bit reloc for the AVR that stores offset for adiw/sbiwinstructions@end deffn@deffn {} BFD_RELOC_390_12Direct 12 bit.@end deffn@deffn {} BFD_RELOC_390_GOT1212 bit GOT offset.@end deffn@deffn {} BFD_RELOC_390_PLT3232 bit PC relative PLT address.@end deffn@deffn {} BFD_RELOC_390_COPYCopy symbol at runtime.@end deffn@deffn {} BFD_RELOC_390_GLOB_DATCreate GOT entry.@end deffn@deffn {} BFD_RELOC_390_JMP_SLOTCreate PLT entry.@end deffn@deffn {} BFD_RELOC_390_RELATIVEAdjust by program base.@end deffn@deffn {} BFD_RELOC_390_GOTPC32 bit PC relative offset to GOT.@end deffn@deffn {} BFD_RELOC_390_GOT1616 bit GOT offset.@end deffn@deffn {} BFD_RELOC_390_PC16DBLPC relative 16 bit shifted by 1.@end deffn@deffn {} BFD_RELOC_390_PLT16DBL16 bit PC rel. PLT shifted by 1.@end deffn@deffn {} BFD_RELOC_390_PC32DBLPC relative 32 bit shifted by 1.@end deffn@deffn {} BFD_RELOC_390_PLT32DBL32 bit PC rel. PLT shifted by 1.@end deffn@deffn {} BFD_RELOC_390_GOTPCDBL32 bit PC rel. GOT shifted by 1.@end deffn@deffn {} BFD_RELOC_390_GOT6464 bit GOT offset.@end deffn@deffn {} BFD_RELOC_390_PLT6464 bit PC relative PLT address.@end deffn@deffn {} BFD_RELOC_390_GOTENT32 bit rel. offset to GOT entry.@end deffn@deffn {} BFD_RELOC_390_GOTOFF6464 bit offset to GOT.@end deffn@deffn {} BFD_RELOC_390_GOTPLT1212-bit offset to symbol-entry within GOT, with PLT handling.@end deffn@deffn {} BFD_RELOC_390_GOTPLT1616-bit offset to symbol-entry within GOT, with PLT handling.@end deffn@deffn {} BFD_RELOC_390_GOTPLT3232-bit offset to symbol-entry within GOT, with PLT handling.@end deffn@deffn {} BFD_RELOC_390_GOTPLT6464-bit offset to symbol-entry within GOT, with PLT handling.@end deffn@deffn {} BFD_RELOC_390_GOTPLTENT32-bit rel. offset to symbol-entry within GOT, with PLT handling.@end deffn@deffn {} BFD_RELOC_390_PLTOFF1616-bit rel. offset from the GOT to a PLT entry.@end deffn@deffn {} BFD_RELOC_390_PLTOFF3232-bit rel. offset from the GOT to a PLT entry.@end deffn@deffn {} BFD_RELOC_390_PLTOFF6464-bit rel. offset from the GOT to a PLT entry.@end deffn@deffn {} BFD_RELOC_390_TLS_LOAD@deffnx {} BFD_RELOC_390_TLS_GDCALL@deffnx {} BFD_RELOC_390_TLS_LDCALL@deffnx {} BFD_RELOC_390_TLS_GD32@deffnx {} BFD_RELOC_390_TLS_GD64@deffnx {} BFD_RELOC_390_TLS_GOTIE12@deffnx {} BFD_RELOC_390_TLS_GOTIE32@deffnx {} BFD_RELOC_390_TLS_GOTIE64@deffnx {} BFD_RELOC_390_TLS_LDM32@deffnx {} BFD_RELOC_390_TLS_LDM64@deffnx {} BFD_RELOC_390_TLS_IE32@deffnx {} BFD_RELOC_390_TLS_IE64@deffnx {} BFD_RELOC_390_TLS_IEENT@deffnx {} BFD_RELOC_390_TLS_LE32@deffnx {} BFD_RELOC_390_TLS_LE64@deffnx {} BFD_RELOC_390_TLS_LDO32@deffnx {} BFD_RELOC_390_TLS_LDO64@deffnx {} BFD_RELOC_390_TLS_DTPMOD@deffnx {} BFD_RELOC_390_TLS_DTPOFF@deffnx {} BFD_RELOC_390_TLS_TPOFFs390 tls relocations.@end deffn@deffn {} BFD_RELOC_390_20@deffnx {} BFD_RELOC_390_GOT20@deffnx {} BFD_RELOC_390_GOTPLT20@deffnx {} BFD_RELOC_390_TLS_GOTIE20Long displacement extension.@end deffn@deffn {} BFD_RELOC_IP2K_FR9Scenix IP2K - 9-bit register number / data address@end deffn@deffn {} BFD_RELOC_IP2K_BANKScenix IP2K - 4-bit register/data bank number@end deffn@deffn {} BFD_RELOC_IP2K_ADDR16CJPScenix IP2K - low 13 bits of instruction word address@end deffn@deffn {} BFD_RELOC_IP2K_PAGE3Scenix IP2K - high 3 bits of instruction word address@end deffn@deffn {} BFD_RELOC_IP2K_LO8DATA@deffnx {} BFD_RELOC_IP2K_HI8DATA@deffnx {} BFD_RELOC_IP2K_EX8DATAScenix IP2K - ext/low/high 8 bits of data address@end deffn@deffn {} BFD_RELOC_IP2K_LO8INSN@deffnx {} BFD_RELOC_IP2K_HI8INSNScenix IP2K - low/high 8 bits of instruction word address@end deffn@deffn {} BFD_RELOC_IP2K_PC_SKIPScenix IP2K - even/odd PC modifier to modify snb pcl.0@end deffn@deffn {} BFD_RELOC_IP2K_TEXTScenix IP2K - 16 bit word address in text section.@end deffn@deffn {} BFD_RELOC_IP2K_FR_OFFSETScenix IP2K - 7-bit sp or dp offset@end deffn@deffn {} BFD_RELOC_VPE4KMATH_DATA@deffnx {} BFD_RELOC_VPE4KMATH_INSNScenix VPE4K coprocessor - data/insn-space addressing@end deffn@deffn {} BFD_RELOC_VTABLE_INHERIT@deffnx {} BFD_RELOC_VTABLE_ENTRYThese two relocations are used by the linker to determine which ofthe entries in a C++ virtual function table are actually used. Whenthe --gc-sections option is given, the linker will zero out the entriesthat are not used, so that the code for those functions need not beincluded in the output.VTABLE_INHERIT is a zero-space relocation used to describe to thelinker the inheritance tree of a C++ virtual function table. Therelocation's symbol should be the parent class' vtable, and therelocation should be located at the child vtable.VTABLE_ENTRY is a zero-space relocation that describes the use of avirtual function table entry. The reloc's symbol should refer to thetable of the class mentioned in the code. Off of that base, an offsetdescribes the entry that is being used. For Rela hosts, this offsetis stored in the reloc's addend. For Rel hosts, we are forced to putthis offset in the reloc's section offset.@end deffn@deffn {} BFD_RELOC_IA64_IMM14@deffnx {} BFD_RELOC_IA64_IMM22@deffnx {} BFD_RELOC_IA64_IMM64@deffnx {} BFD_RELOC_IA64_DIR32MSB@deffnx {} BFD_RELOC_IA64_DIR32LSB@deffnx {} BFD_RELOC_IA64_DIR64MSB@deffnx {} BFD_RELOC_IA64_DIR64LSB@deffnx {} BFD_RELOC_IA64_GPREL22@deffnx {} BFD_RELOC_IA64_GPREL64I@deffnx {} BFD_RELOC_IA64_GPREL32MSB@deffnx {} BFD_RELOC_IA64_GPREL32LSB@deffnx {} BFD_RELOC_IA64_GPREL64MSB@deffnx {} BFD_RELOC_IA64_GPREL64LSB@deffnx {} BFD_RELOC_IA64_LTOFF22@deffnx {} BFD_RELOC_IA64_LTOFF64I@deffnx {} BFD_RELOC_IA64_PLTOFF22@deffnx {} BFD_RELOC_IA64_PLTOFF64I@deffnx {} BFD_RELOC_IA64_PLTOFF64MSB@deffnx {} BFD_RELOC_IA64_PLTOFF64LSB@deffnx {} BFD_RELOC_IA64_FPTR64I@deffnx {} BFD_RELOC_IA64_FPTR32MSB@deffnx {} BFD_RELOC_IA64_FPTR32LSB@deffnx {} BFD_RELOC_IA64_FPTR64MSB@deffnx {} BFD_RELOC_IA64_FPTR64LSB@deffnx {} BFD_RELOC_IA64_PCREL21B@deffnx {} BFD_RELOC_IA64_PCREL21BI@deffnx {} BFD_RELOC_IA64_PCREL21M@deffnx {} BFD_RELOC_IA64_PCREL21F@deffnx {} BFD_RELOC_IA64_PCREL22@deffnx {} BFD_RELOC_IA64_PCREL60B@deffnx {} BFD_RELOC_IA64_PCREL64I@deffnx {} BFD_RELOC_IA64_PCREL32MSB@deffnx {} BFD_RELOC_IA64_PCREL32LSB@deffnx {} BFD_RELOC_IA64_PCREL64MSB@deffnx {} BFD_RELOC_IA64_PCREL64LSB@deffnx {} BFD_RELOC_IA64_LTOFF_FPTR22@deffnx {} BFD_RELOC_IA64_LTOFF_FPTR64I@deffnx {} BFD_RELOC_IA64_LTOFF_FPTR32MSB@deffnx {} BFD_RELOC_IA64_LTOFF_FPTR32LSB@deffnx {} BFD_RELOC_IA64_LTOFF_FPTR64MSB@deffnx {} BFD_RELOC_IA64_LTOFF_FPTR64LSB@deffnx {} BFD_RELOC_IA64_SEGREL32MSB@deffnx {} BFD_RELOC_IA64_SEGREL32LSB@deffnx {} BFD_RELOC_IA64_SEGREL64MSB@deffnx {} BFD_RELOC_IA64_SEGREL64LSB@deffnx {} BFD_RELOC_IA64_SECREL32MSB@deffnx {} BFD_RELOC_IA64_SECREL32LSB@deffnx {} BFD_RELOC_IA64_SECREL64MSB@deffnx {} BFD_RELOC_IA64_SECREL64LSB@deffnx {} BFD_RELOC_IA64_REL32MSB@deffnx {} BFD_RELOC_IA64_REL32LSB@deffnx {} BFD_RELOC_IA64_REL64MSB@deffnx {} BFD_RELOC_IA64_REL64LSB@deffnx {} BFD_RELOC_IA64_LTV32MSB@deffnx {} BFD_RELOC_IA64_LTV32LSB@deffnx {} BFD_RELOC_IA64_LTV64MSB@deffnx {} BFD_RELOC_IA64_LTV64LSB@deffnx {} BFD_RELOC_IA64_IPLTMSB@deffnx {} BFD_RELOC_IA64_IPLTLSB@deffnx {} BFD_RELOC_IA64_COPY@deffnx {} BFD_RELOC_IA64_LTOFF22X@deffnx {} BFD_RELOC_IA64_LDXMOV@deffnx {} BFD_RELOC_IA64_TPREL14@deffnx {} BFD_RELOC_IA64_TPREL22@deffnx {} BFD_RELOC_IA64_TPREL64I@deffnx {} BFD_RELOC_IA64_TPREL64MSB@deffnx {} BFD_RELOC_IA64_TPREL64LSB@deffnx {} BFD_RELOC_IA64_LTOFF_TPREL22@deffnx {} BFD_RELOC_IA64_DTPMOD64MSB@deffnx {} BFD_RELOC_IA64_DTPMOD64LSB@deffnx {} BFD_RELOC_IA64_LTOFF_DTPMOD22@deffnx {} BFD_RELOC_IA64_DTPREL14@deffnx {} BFD_RELOC_IA64_DTPREL22@deffnx {} BFD_RELOC_IA64_DTPREL64I@deffnx {} BFD_RELOC_IA64_DTPREL32MSB@deffnx {} BFD_RELOC_IA64_DTPREL32LSB@deffnx {} BFD_RELOC_IA64_DTPREL64MSB@deffnx {} BFD_RELOC_IA64_DTPREL64LSB@deffnx {} BFD_RELOC_IA64_LTOFF_DTPREL22Intel IA64 Relocations.@end deffn@deffn {} BFD_RELOC_M68HC11_HI8Motorola 68HC11 reloc.This is the 8 bit high part of an absolute address.@end deffn@deffn {} BFD_RELOC_M68HC11_LO8Motorola 68HC11 reloc.This is the 8 bit low part of an absolute address.@end deffn@deffn {} BFD_RELOC_M68HC11_3BMotorola 68HC11 reloc.This is the 3 bit of a value.@end deffn@deffn {} BFD_RELOC_M68HC11_RL_JUMPMotorola 68HC11 reloc.This reloc marks the beginning of a jump/call instruction.It is used for linker relaxation to correctly identify beginningof instruction and change some branches to use PC-relativeaddressing mode.@end deffn@deffn {} BFD_RELOC_M68HC11_RL_GROUPMotorola 68HC11 reloc.This reloc marks a group of several instructions that gcc generatesand for which the linker relaxation pass can modify and/or removesome of them.@end deffn@deffn {} BFD_RELOC_M68HC11_LO16Motorola 68HC11 reloc.This is the 16-bit lower part of an address. It is used for 'call'instruction to specify the symbol address without any specialtransformation (due to memory bank window).@end deffn@deffn {} BFD_RELOC_M68HC11_PAGEMotorola 68HC11 reloc.This is a 8-bit reloc that specifies the page number of an address.It is used by 'call' instruction to specify the page number ofthe symbol.@end deffn@deffn {} BFD_RELOC_M68HC11_24Motorola 68HC11 reloc.This is a 24-bit reloc that represents the address with a 16-bitvalue and a 8-bit page number. The symbol address is transformedto follow the 16K memory bank of 68HC12 (seen as mapped in the window).@end deffn@deffn {} BFD_RELOC_M68HC12_5BMotorola 68HC12 reloc.This is the 5 bits of a value.@end deffn@deffn {} BFD_RELOC_16C_NUM08@deffnx {} BFD_RELOC_16C_NUM08_C@deffnx {} BFD_RELOC_16C_NUM16@deffnx {} BFD_RELOC_16C_NUM16_C@deffnx {} BFD_RELOC_16C_NUM32@deffnx {} BFD_RELOC_16C_NUM32_C@deffnx {} BFD_RELOC_16C_DISP04@deffnx {} BFD_RELOC_16C_DISP04_C@deffnx {} BFD_RELOC_16C_DISP08@deffnx {} BFD_RELOC_16C_DISP08_C@deffnx {} BFD_RELOC_16C_DISP16@deffnx {} BFD_RELOC_16C_DISP16_C@deffnx {} BFD_RELOC_16C_DISP24@deffnx {} BFD_RELOC_16C_DISP24_C@deffnx {} BFD_RELOC_16C_DISP24a@deffnx {} BFD_RELOC_16C_DISP24a_C@deffnx {} BFD_RELOC_16C_REG04@deffnx {} BFD_RELOC_16C_REG04_C@deffnx {} BFD_RELOC_16C_REG04a@deffnx {} BFD_RELOC_16C_REG04a_C@deffnx {} BFD_RELOC_16C_REG14@deffnx {} BFD_RELOC_16C_REG14_C@deffnx {} BFD_RELOC_16C_REG16@deffnx {} BFD_RELOC_16C_REG16_C@deffnx {} BFD_RELOC_16C_REG20@deffnx {} BFD_RELOC_16C_REG20_C@deffnx {} BFD_RELOC_16C_ABS20@deffnx {} BFD_RELOC_16C_ABS20_C@deffnx {} BFD_RELOC_16C_ABS24@deffnx {} BFD_RELOC_16C_ABS24_C@deffnx {} BFD_RELOC_16C_IMM04@deffnx {} BFD_RELOC_16C_IMM04_C@deffnx {} BFD_RELOC_16C_IMM16@deffnx {} BFD_RELOC_16C_IMM16_C@deffnx {} BFD_RELOC_16C_IMM20@deffnx {} BFD_RELOC_16C_IMM20_C@deffnx {} BFD_RELOC_16C_IMM24@deffnx {} BFD_RELOC_16C_IMM24_C@deffnx {} BFD_RELOC_16C_IMM32@deffnx {} BFD_RELOC_16C_IMM32_CNS CR16C Relocations.@end deffn@deffn {} BFD_RELOC_CRX_REL4@deffnx {} BFD_RELOC_CRX_REL8@deffnx {} BFD_RELOC_CRX_REL8_CMP@deffnx {} BFD_RELOC_CRX_REL16@deffnx {} BFD_RELOC_CRX_REL24@deffnx {} BFD_RELOC_CRX_REL32@deffnx {} BFD_RELOC_CRX_REGREL12@deffnx {} BFD_RELOC_CRX_REGREL22@deffnx {} BFD_RELOC_CRX_REGREL28@deffnx {} BFD_RELOC_CRX_REGREL32@deffnx {} BFD_RELOC_CRX_ABS16@deffnx {} BFD_RELOC_CRX_ABS32@deffnx {} BFD_RELOC_CRX_NUM8@deffnx {} BFD_RELOC_CRX_NUM16@deffnx {} BFD_RELOC_CRX_NUM32@deffnx {} BFD_RELOC_CRX_IMM16@deffnx {} BFD_RELOC_CRX_IMM32@deffnx {} BFD_RELOC_CRX_SWITCH8@deffnx {} BFD_RELOC_CRX_SWITCH16@deffnx {} BFD_RELOC_CRX_SWITCH32NS CRX Relocations.@end deffn@deffn {} BFD_RELOC_CRIS_BDISP8@deffnx {} BFD_RELOC_CRIS_UNSIGNED_5@deffnx {} BFD_RELOC_CRIS_SIGNED_6@deffnx {} BFD_RELOC_CRIS_UNSIGNED_6@deffnx {} BFD_RELOC_CRIS_SIGNED_8@deffnx {} BFD_RELOC_CRIS_UNSIGNED_8@deffnx {} BFD_RELOC_CRIS_SIGNED_16@deffnx {} BFD_RELOC_CRIS_UNSIGNED_16@deffnx {} BFD_RELOC_CRIS_LAPCQ_OFFSET@deffnx {} BFD_RELOC_CRIS_UNSIGNED_4These relocs are only used within the CRIS assembler. They are not(at present) written to any object files.@end deffn@deffn {} BFD_RELOC_CRIS_COPY@deffnx {} BFD_RELOC_CRIS_GLOB_DAT@deffnx {} BFD_RELOC_CRIS_JUMP_SLOT@deffnx {} BFD_RELOC_CRIS_RELATIVERelocs used in ELF shared libraries for CRIS.@end deffn@deffn {} BFD_RELOC_CRIS_32_GOT32-bit offset to symbol-entry within GOT.@end deffn@deffn {} BFD_RELOC_CRIS_16_GOT16-bit offset to symbol-entry within GOT.@end deffn@deffn {} BFD_RELOC_CRIS_32_GOTPLT32-bit offset to symbol-entry within GOT, with PLT handling.@end deffn@deffn {} BFD_RELOC_CRIS_16_GOTPLT16-bit offset to symbol-entry within GOT, with PLT handling.@end deffn@deffn {} BFD_RELOC_CRIS_32_GOTREL32-bit offset to symbol, relative to GOT.@end deffn@deffn {} BFD_RELOC_CRIS_32_PLT_GOTREL32-bit offset to symbol with PLT entry, relative to GOT.@end deffn@deffn {} BFD_RELOC_CRIS_32_PLT_PCREL32-bit offset to symbol with PLT entry, relative to this relocation.@end deffn@deffn {} BFD_RELOC_860_COPY@deffnx {} BFD_RELOC_860_GLOB_DAT@deffnx {} BFD_RELOC_860_JUMP_SLOT@deffnx {} BFD_RELOC_860_RELATIVE@deffnx {} BFD_RELOC_860_PC26@deffnx {} BFD_RELOC_860_PLT26@deffnx {} BFD_RELOC_860_PC16@deffnx {} BFD_RELOC_860_LOW0@deffnx {} BFD_RELOC_860_SPLIT0@deffnx {} BFD_RELOC_860_LOW1@deffnx {} BFD_RELOC_860_SPLIT1@deffnx {} BFD_RELOC_860_LOW2@deffnx {} BFD_RELOC_860_SPLIT2@deffnx {} BFD_RELOC_860_LOW3@deffnx {} BFD_RELOC_860_LOGOT0@deffnx {} BFD_RELOC_860_SPGOT0@deffnx {} BFD_RELOC_860_LOGOT1@deffnx {} BFD_RELOC_860_SPGOT1@deffnx {} BFD_RELOC_860_LOGOTOFF0@deffnx {} BFD_RELOC_860_SPGOTOFF0@deffnx {} BFD_RELOC_860_LOGOTOFF1@deffnx {} BFD_RELOC_860_SPGOTOFF1@deffnx {} BFD_RELOC_860_LOGOTOFF2@deffnx {} BFD_RELOC_860_LOGOTOFF3@deffnx {} BFD_RELOC_860_LOPC@deffnx {} BFD_RELOC_860_HIGHADJ@deffnx {} BFD_RELOC_860_HAGOT@deffnx {} BFD_RELOC_860_HAGOTOFF@deffnx {} BFD_RELOC_860_HAPC@deffnx {} BFD_RELOC_860_HIGH@deffnx {} BFD_RELOC_860_HIGOT@deffnx {} BFD_RELOC_860_HIGOTOFFIntel i860 Relocations.@end deffn@deffn {} BFD_RELOC_OPENRISC_ABS_26@deffnx {} BFD_RELOC_OPENRISC_REL_26OpenRISC Relocations.@end deffn@deffn {} BFD_RELOC_H8_DIR16A8@deffnx {} BFD_RELOC_H8_DIR16R8@deffnx {} BFD_RELOC_H8_DIR24A8@deffnx {} BFD_RELOC_H8_DIR24R8@deffnx {} BFD_RELOC_H8_DIR32A16H8 elf Relocations.@end deffn@deffn {} BFD_RELOC_XSTORMY16_REL_12@deffnx {} BFD_RELOC_XSTORMY16_12@deffnx {} BFD_RELOC_XSTORMY16_24@deffnx {} BFD_RELOC_XSTORMY16_FPTR16Sony Xstormy16 Relocations.@end deffn@deffn {} BFD_RELOC_XC16X_PAG@deffnx {} BFD_RELOC_XC16X_POF@deffnx {} BFD_RELOC_XC16X_SEG@deffnx {} BFD_RELOC_XC16X_SOFInfineon Relocations.@end deffn@deffn {} BFD_RELOC_VAX_GLOB_DAT@deffnx {} BFD_RELOC_VAX_JMP_SLOT@deffnx {} BFD_RELOC_VAX_RELATIVERelocations used by VAX ELF.@end deffn@deffn {} BFD_RELOC_MT_PC16Morpho MT - 16 bit immediate relocation.@end deffn@deffn {} BFD_RELOC_MT_HI16Morpho MT - Hi 16 bits of an address.@end deffn@deffn {} BFD_RELOC_MT_LO16Morpho MT - Low 16 bits of an address.@end deffn@deffn {} BFD_RELOC_MT_GNU_VTINHERITMorpho MT - Used to tell the linker which vtable entries are used.@end deffn@deffn {} BFD_RELOC_MT_GNU_VTENTRYMorpho MT - Used to tell the linker which vtable entries are used.@end deffn@deffn {} BFD_RELOC_MT_PCINSN8Morpho MT - 8 bit immediate relocation.@end deffn@deffn {} BFD_RELOC_MSP430_10_PCREL@deffnx {} BFD_RELOC_MSP430_16_PCREL@deffnx {} BFD_RELOC_MSP430_16@deffnx {} BFD_RELOC_MSP430_16_PCREL_BYTE@deffnx {} BFD_RELOC_MSP430_16_BYTE@deffnx {} BFD_RELOC_MSP430_2X_PCREL@deffnx {} BFD_RELOC_MSP430_RL_PCRELmsp430 specific relocation codes@end deffn@deffn {} BFD_RELOC_IQ2000_OFFSET_16@deffnx {} BFD_RELOC_IQ2000_OFFSET_21@deffnx {} BFD_RELOC_IQ2000_UHI16IQ2000 Relocations.@end deffn@deffn {} BFD_RELOC_XTENSA_RTLDSpecial Xtensa relocation used only by PLT entries in ELF sharedobjects to indicate that the runtime linker should set the valueto one of its own internal functions or data structures.@end deffn@deffn {} BFD_RELOC_XTENSA_GLOB_DAT@deffnx {} BFD_RELOC_XTENSA_JMP_SLOT@deffnx {} BFD_RELOC_XTENSA_RELATIVEXtensa relocations for ELF shared objects.@end deffn@deffn {} BFD_RELOC_XTENSA_PLTXtensa relocation used in ELF object files for symbols that may requirePLT entries. Otherwise, this is just a generic 32-bit relocation.@end deffn@deffn {} BFD_RELOC_XTENSA_DIFF8@deffnx {} BFD_RELOC_XTENSA_DIFF16@deffnx {} BFD_RELOC_XTENSA_DIFF32Xtensa relocations to mark the difference of two local symbols.These are only needed to support linker relaxation and can be ignoredwhen not relaxing. The field is set to the value of the differenceassuming no relaxation. The relocation encodes the position of thefirst symbol so the linker can determine whether to adjust the fieldvalue.@end deffn@deffn {} BFD_RELOC_XTENSA_SLOT0_OP@deffnx {} BFD_RELOC_XTENSA_SLOT1_OP@deffnx {} BFD_RELOC_XTENSA_SLOT2_OP@deffnx {} BFD_RELOC_XTENSA_SLOT3_OP@deffnx {} BFD_RELOC_XTENSA_SLOT4_OP@deffnx {} BFD_RELOC_XTENSA_SLOT5_OP@deffnx {} BFD_RELOC_XTENSA_SLOT6_OP@deffnx {} BFD_RELOC_XTENSA_SLOT7_OP@deffnx {} BFD_RELOC_XTENSA_SLOT8_OP@deffnx {} BFD_RELOC_XTENSA_SLOT9_OP@deffnx {} BFD_RELOC_XTENSA_SLOT10_OP@deffnx {} BFD_RELOC_XTENSA_SLOT11_OP@deffnx {} BFD_RELOC_XTENSA_SLOT12_OP@deffnx {} BFD_RELOC_XTENSA_SLOT13_OP@deffnx {} BFD_RELOC_XTENSA_SLOT14_OPGeneric Xtensa relocations for instruction operands. Only the slotnumber is encoded in the relocation. The relocation applies to thelast PC-relative immediate operand, or if there are no PC-relativeimmediates, to the last immediate operand.@end deffn@deffn {} BFD_RELOC_XTENSA_SLOT0_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT1_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT2_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT3_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT4_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT5_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT6_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT7_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT8_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT9_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT10_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT11_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT12_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT13_ALT@deffnx {} BFD_RELOC_XTENSA_SLOT14_ALTAlternate Xtensa relocations. Only the slot is encoded in therelocation. The meaning of these relocations is opcode-specific.@end deffn@deffn {} BFD_RELOC_XTENSA_OP0@deffnx {} BFD_RELOC_XTENSA_OP1@deffnx {} BFD_RELOC_XTENSA_OP2Xtensa relocations for backward compatibility. These have all beenreplaced by BFD_RELOC_XTENSA_SLOT0_OP.@end deffn@deffn {} BFD_RELOC_XTENSA_ASM_EXPANDXtensa relocation to mark that the assembler expanded theinstructions from an original target. The expansion size isencoded in the reloc size.@end deffn@deffn {} BFD_RELOC_XTENSA_ASM_SIMPLIFYXtensa relocation to mark that the linker should simplifyassembler-expanded instructions. This is commonly usedinternally by the linker after analysis of aBFD_RELOC_XTENSA_ASM_EXPAND.@end deffn@deffn {} BFD_RELOC_Z80_DISP88 bit signed offset in (ix+d) or (iy+d).@end deffn@deffn {} BFD_RELOC_Z8K_DISP7DJNZ offset.@end deffn@deffn {} BFD_RELOC_Z8K_CALLRCALR offset.@end deffn@deffn {} BFD_RELOC_Z8K_IMM4L4 bit value.@end deffn@exampletypedef enum bfd_reloc_code_real bfd_reloc_code_real_type;@end example@findex bfd_reloc_type_lookup@subsubsection @code{bfd_reloc_type_lookup}@strong{Synopsis}@examplereloc_howto_type *bfd_reloc_type_lookup(bfd *abfd, bfd_reloc_code_real_type code);@end example@strong{Description}@*Return a pointer to a howto structure which, wheninvoked, will perform the relocation @var{code} on data from thearchitecture noted.@findex bfd_default_reloc_type_lookup@subsubsection @code{bfd_default_reloc_type_lookup}@strong{Synopsis}@examplereloc_howto_type *bfd_default_reloc_type_lookup(bfd *abfd, bfd_reloc_code_real_type code);@end example@strong{Description}@*Provides a default relocation lookup routine for any architecture.@findex bfd_get_reloc_code_name@subsubsection @code{bfd_get_reloc_code_name}@strong{Synopsis}@exampleconst char *bfd_get_reloc_code_name (bfd_reloc_code_real_type code);@end example@strong{Description}@*Provides a printable name for the supplied relocation code.Useful mainly for printing error messages.@findex bfd_generic_relax_section@subsubsection @code{bfd_generic_relax_section}@strong{Synopsis}@examplebfd_boolean bfd_generic_relax_section(bfd *abfd,asection *section,struct bfd_link_info *,bfd_boolean *);@end example@strong{Description}@*Provides default handling for relaxing for back ends whichdon't do relaxing.@findex bfd_generic_gc_sections@subsubsection @code{bfd_generic_gc_sections}@strong{Synopsis}@examplebfd_boolean bfd_generic_gc_sections(bfd *, struct bfd_link_info *);@end example@strong{Description}@*Provides default handling for relaxing for back ends whichdon't do section gc -- i.e., does nothing.@findex bfd_generic_merge_sections@subsubsection @code{bfd_generic_merge_sections}@strong{Synopsis}@examplebfd_boolean bfd_generic_merge_sections(bfd *, struct bfd_link_info *);@end example@strong{Description}@*Provides default handling for SEC_MERGE section merging for back endswhich don't have SEC_MERGE support -- i.e., does nothing.@findex bfd_generic_get_relocated_section_contents@subsubsection @code{bfd_generic_get_relocated_section_contents}@strong{Synopsis}@examplebfd_byte *bfd_generic_get_relocated_section_contents(bfd *abfd,struct bfd_link_info *link_info,struct bfd_link_order *link_order,bfd_byte *data,bfd_boolean relocatable,asymbol **symbols);@end example@strong{Description}@*Provides default handling of relocation effort for back endswhich can't be bothered to do it efficiently.